Add imx8mq-phanbell support

Change-Id: I8afb0387fdb2471db2e6d8b94321eda31608a0ca
diff --git a/arch/arm/dts/Makefile b/arch/arm/dts/Makefile
index 67dca8a..30eff47 100644
--- a/arch/arm/dts/Makefile
+++ b/arch/arm/dts/Makefile
@@ -629,7 +629,9 @@
 		fsl-imx8mm-evk.dtb \
 		fsl-imx8mm-ddr3l-val.dtb \
 		fsl-imx8mm-ddr4-evk.dtb \
-		fsl-imx8mm-ddr4-val.dtb
+		fsl-imx8mm-ddr4-val.dtb \
+		fsl-imx8mq-phanbell.dtb \
+		fsl-imx8mq-ddr4-arm2.dtb
 
 dtb-$(CONFIG_RCAR_GEN2) += \
 	r8a7790-lager-u-boot.dtb \
diff --git a/arch/arm/dts/fsl-imx8mq-phanbell.dts b/arch/arm/dts/fsl-imx8mq-phanbell.dts
new file mode 100644
index 0000000..9b6c476
--- /dev/null
+++ b/arch/arm/dts/fsl-imx8mq-phanbell.dts
@@ -0,0 +1,674 @@
+/*
+ * Copyright (C) 2016 Freescale Semiconductor, Inc.
+ * Copyright 2017 NXP
+ *
+ * This program is free software; you can redistribute it and/or
+ * modify it under the terms of the GNU General Public License
+ * as published by the Free Software Foundation; either version 2
+ * of the License, or (at your option) any later version.
+ *
+ * This program is distributed in the hope that it will be useful,
+ * but WITHOUT ANY WARRANTY; without even the implied warranty of
+ * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
+ * GNU General Public License for more details.
+ */
+
+/dts-v1/;
+
+/* First 128KB is for PSCI ATF. */
+/memreserve/ 0x40000000 0x00020000;
+
+#include "fsl-imx8mq.dtsi"
+
+/ {
+	model = "Freescale i.MX8MQ Phanbell";
+	compatible = "fsl,imx8mq-phanbell", "fsl,imx8mq";
+
+	bcmdhd_wlan_0: bcmdhd_wlan@0 {
+		compatible = "android,bcmdhd_wlan";
+		bcmdhd_fw = "/lib/firmware/bcm/1CX_BCM4356/fw_bcmdhd.bin";
+		bcmdhd_nv = "/lib/firmware/bcm/1CX_BCM4356/bcmdhd.cal";
+	};
+
+	chosen {
+		bootargs = "console=ttymxc0,115200 earlycon=ec_imx6q,0x30860000,115200";
+		stdout-path = &uart1;
+	};
+
+	regulators {
+		compatible = "simple-bus";
+		#address-cells = <1>;
+		#size-cells = <0>;
+
+		reg_usdhc2_vmmc: usdhc2_vmmc {
+			compatible = "regulator-fixed";
+			regulator-name = "VSD_3V3";
+			regulator-min-microvolt = <3300000>;
+			regulator-max-microvolt = <3300000>;
+			gpio = <&gpio2 19 GPIO_ACTIVE_HIGH>;
+			enable-active-high;
+		};
+
+	};
+
+	modem_reset: modem-reset {
+		compatible = "gpio-reset";
+		reset-gpios = <&gpio3 5 GPIO_ACTIVE_LOW>;
+		reset-delay-us = <2000>;
+		reset-post-delay-ms = <40>;
+		#reset-cells = <0>;
+	};
+
+	wm8524: wm8524 {
+		compatible = "wlf,wm8524";
+		clocks = <&clk IMX8MQ_CLK_SAI2_ROOT>;
+		clock-names = "mclk";
+		wlf,mute-gpios = <&gpio1 8 GPIO_ACTIVE_LOW>;
+	};
+
+	pwmleds {
+		compatible = "pwm-leds";
+
+		ledpwm2 {
+			label = "PWM2";
+			pwms = <&pwm2 0 50000>;
+			max-brightness = <255>;
+		};
+	};
+	regulator-virtuals {
+		compatible = "simple-bus";
+
+		virt-buck1 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck1";
+		};
+		virt-buck2 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck2";
+		};
+		virt-buck3 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck3";
+		};
+		virt-buck4 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck4";
+		};
+		virt-buck5 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck5";
+		};
+		virt-buck6 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck6";
+		};
+		virt-buck7 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck7";
+		};
+		virt-buck8 {
+			compatible = "regulator-virtual";
+			virtual-supply = "buck8";
+		};
+		virt-ldo1 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo1";
+		};
+		virt-ldo2 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo2";
+		};
+		virt-ldo3 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo3";
+		};
+		virt-ldo4 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo4";
+		};
+		virt-ldo5 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo5";
+		};
+		virt-ldo6 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo6";
+		};
+		virt-ldo7 {
+			compatible = "regulator-virtual";
+			virtual-supply = "ldo7";
+		};
+	};
+};
+
+&iomuxc {
+	pinctrl-names = "default";
+
+	imx8mq-evk {
+		pinctrl_fec1: fec1grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_ENET_MDC_ENET1_MDC		0x3
+				MX8MQ_IOMUXC_ENET_MDIO_ENET1_MDIO	0x23
+				MX8MQ_IOMUXC_ENET_TD3_ENET1_RGMII_TD3	0x1f
+				MX8MQ_IOMUXC_ENET_TD2_ENET1_RGMII_TD2	0x1f
+				MX8MQ_IOMUXC_ENET_TD1_ENET1_RGMII_TD1	0x1f
+				MX8MQ_IOMUXC_ENET_TD0_ENET1_RGMII_TD0	0x1f
+				MX8MQ_IOMUXC_ENET_RD3_ENET1_RGMII_RD3	0x91
+				MX8MQ_IOMUXC_ENET_RD2_ENET1_RGMII_RD2	0x91
+				MX8MQ_IOMUXC_ENET_RD1_ENET1_RGMII_RD1	0x91
+				MX8MQ_IOMUXC_ENET_RD0_ENET1_RGMII_RD0	0x91
+				MX8MQ_IOMUXC_ENET_TXC_ENET1_RGMII_TXC	0x1f
+				MX8MQ_IOMUXC_ENET_RXC_ENET1_RGMII_RXC	0x91
+				MX8MQ_IOMUXC_ENET_RX_CTL_ENET1_RGMII_RX_CTL	0x91
+				MX8MQ_IOMUXC_ENET_TX_CTL_ENET1_RGMII_TX_CTL	0x1f
+				MX8MQ_IOMUXC_GPIO1_IO09_GPIO1_IO9	0x19
+			>;
+		};
+
+		pinctrl_i2c1: i2c1grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_I2C1_SCL_I2C1_SCL			0x4000007f
+				MX8MQ_IOMUXC_I2C1_SDA_I2C1_SDA			0x4000007f
+			>;
+		};
+
+		pinctrl_i2c2: i2c2grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_I2C2_SCL_I2C2_SCL			0x4000007f
+				MX8MQ_IOMUXC_I2C2_SDA_I2C2_SDA			0x4000007f
+			>;
+		};
+
+
+		pinctrl_pcie0: pcie0grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_I2C4_SCL_GPIO5_IO20	0x16
+				MX8MQ_IOMUXC_UART4_TXD_GPIO5_IO29	0x16
+				MX8MQ_IOMUXC_UART4_RXD_GPIO5_IO28	0x16
+			>;
+		};
+
+		pinctrl_pcie1: pcie1grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_I2C4_SDA_GPIO5_IO21	0x16
+				MX8MQ_IOMUXC_ECSPI2_SCLK_GPIO5_IO10	0x16
+				MX8MQ_IOMUXC_ECSPI2_MISO_GPIO5_IO12	0x16
+			>;
+		};
+
+		pinctrl_pwm2: pwm2grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_GPIO1_IO13_PWM2_OUT	0x16
+			>;
+		};
+
+		pinctrl_qspi: qspigrp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_NAND_ALE_QSPI_A_SCLK	0x82
+				MX8MQ_IOMUXC_NAND_CE0_B_QSPI_A_SS0_B	0x82
+				MX8MQ_IOMUXC_NAND_DATA00_QSPI_A_DATA0	0x82
+				MX8MQ_IOMUXC_NAND_DATA01_QSPI_A_DATA1	0x82
+				MX8MQ_IOMUXC_NAND_DATA02_QSPI_A_DATA2	0x82
+				MX8MQ_IOMUXC_NAND_DATA03_QSPI_A_DATA3	0x82
+
+			>;
+		};
+
+		pinctrl_uart1: uart1grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_UART1_RXD_UART1_DCE_RX		0x79
+				MX8MQ_IOMUXC_UART1_TXD_UART1_DCE_TX		0x79
+			>;
+		};
+
+		pinctrl_uart3: uart3grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_UART3_TXD_UART3_DCE_TX		0x79
+				MX8MQ_IOMUXC_UART3_RXD_UART3_DCE_RX		0x79
+				MX8MQ_IOMUXC_ECSPI1_MISO_UART3_DCE_CTS_B	0x79
+				MX8MQ_IOMUXC_ECSPI1_SS0_UART3_DCE_RTS_B		0x79
+				MX8MQ_IOMUXC_NAND_CLE_GPIO3_IO5			0x19
+			>;
+		};
+
+		pinctrl_usdhc1: usdhc1grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x83
+				MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xc3
+				MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc3
+				MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc3
+				MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc3
+				MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc3
+				MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc3
+				MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc3
+				MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc3
+				MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc3
+				MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 		0x83
+				MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
+			>;
+		};
+
+		pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x85
+				MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xc5
+				MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc5
+				MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc5
+				MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc5
+				MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc5
+				MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc5
+				MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc5
+				MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc5
+				MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc5
+				MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 		0x85
+				MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
+			>;
+		};
+
+		pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD1_CLK_USDHC1_CLK			0x87
+				MX8MQ_IOMUXC_SD1_CMD_USDHC1_CMD			0xc7
+				MX8MQ_IOMUXC_SD1_DATA0_USDHC1_DATA0		0xc7
+				MX8MQ_IOMUXC_SD1_DATA1_USDHC1_DATA1		0xc7
+				MX8MQ_IOMUXC_SD1_DATA2_USDHC1_DATA2		0xc7
+				MX8MQ_IOMUXC_SD1_DATA3_USDHC1_DATA3		0xc7
+				MX8MQ_IOMUXC_SD1_DATA4_USDHC1_DATA4		0xc7
+				MX8MQ_IOMUXC_SD1_DATA5_USDHC1_DATA5		0xc7
+				MX8MQ_IOMUXC_SD1_DATA6_USDHC1_DATA6		0xc7
+				MX8MQ_IOMUXC_SD1_DATA7_USDHC1_DATA7		0xc7
+				MX8MQ_IOMUXC_SD1_STROBE_USDHC1_STROBE 		0x87
+				MX8MQ_IOMUXC_SD1_RESET_B_USDHC1_RESET_B		0xc1
+			>;
+		};
+
+		pinctrl_usdhc2_gpio: usdhc2grpgpio {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD2_CD_B_GPIO2_IO12	0x41
+				MX8MQ_IOMUXC_SD2_RESET_B_GPIO2_IO19	0x41
+			>;
+		};
+
+		pinctrl_usdhc2: usdhc2grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x83
+				MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc3
+				MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc3
+				MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc3
+				MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc3
+				MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc3
+				MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
+			>;
+		};
+
+		pinctrl_usdhc2_100mhz: usdhc2grp100mhz {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x85
+				MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc5
+				MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc5
+				MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc5
+				MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc5
+				MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc5
+				MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
+			>;
+		};
+
+		pinctrl_usdhc2_200mhz: usdhc2grp200mhz {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SD2_CLK_USDHC2_CLK			0x87
+				MX8MQ_IOMUXC_SD2_CMD_USDHC2_CMD			0xc7
+				MX8MQ_IOMUXC_SD2_DATA0_USDHC2_DATA0		0xc7
+				MX8MQ_IOMUXC_SD2_DATA1_USDHC2_DATA1		0xc7
+				MX8MQ_IOMUXC_SD2_DATA2_USDHC2_DATA2		0xc7
+				MX8MQ_IOMUXC_SD2_DATA3_USDHC2_DATA3		0xc7
+				MX8MQ_IOMUXC_GPIO1_IO04_USDHC2_VSELECT		0xc1
+			>;
+		};
+
+		pinctrl_sai2: sai2grp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_SAI2_TXFS_SAI2_TX_SYNC	0xd6
+				MX8MQ_IOMUXC_SAI2_TXC_SAI2_TX_BCLK	0xd6
+				MX8MQ_IOMUXC_SAI2_MCLK_SAI2_MCLK	0xd6
+				MX8MQ_IOMUXC_SAI2_TXD0_SAI2_TX_DATA0	0xd6
+				MX8MQ_IOMUXC_GPIO1_IO08_GPIO1_IO8	0xd6
+			>;
+		};
+
+		pinctrl_wdog: wdoggrp {
+			fsl,pins = <
+				MX8MQ_IOMUXC_GPIO1_IO02_WDOG1_WDOG_B 0xc6
+			>;
+		};
+
+		pinctrl_pmic: pmicirq {
+			fsl,pins = <
+				MX8MQ_IOMUXC_GPIO1_IO03_GPIO1_IO3	0x41 /*0x17059*/
+			>;
+		};
+	};
+};
+
+&fec1 {
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_fec1>;
+	phy-mode = "rgmii-id";
+	phy-handle = <&ethphy0>;
+	fsl,magic-packet;
+	status = "okay";
+
+	mdio {
+		#address-cells = <1>;
+		#size-cells = <0>;
+
+		ethphy0: ethernet-phy@0 {
+			compatible = "ethernet-phy-ieee802.3-c22";
+			reg = <0>;
+			at803x,led-act-blind-workaround;
+			at803x,eee-disabled;
+		};
+	};
+};
+
+&i2c1 {
+	clock-frequency = <100000>;
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_i2c1>;
+	status = "okay";
+
+	pmic: bd71837@4b {
+		reg = <0x4b>;
+		compatible = "rohm,bd71837";
+		/* PMIC BD71837 PMIC_nINT GPIO1_IO12 */
+		pinctrl-0 = <&pinctrl_pmic>;
+		gpio_intr = <&gpio1 3 GPIO_ACTIVE_LOW>;
+
+		bd71837,pmic-buck1-uses-i2c-dvs;
+		bd71837,pmic-buck1-dvs-voltage = <900000>, <850000>, <800000>; /* VDD_SOC: Run-Idle-Suspend */
+		bd71837,pmic-buck2-uses-i2c-dvs;
+		bd71837,pmic-buck2-dvs-voltage = <1000000>, <900000>, <0>; /* VDD_ARM: Run-Idle */
+		bd71837,pmic-buck3-uses-i2c-dvs;
+		bd71837,pmic-buck3-dvs-voltage = <1000000>, <0>, <0>; /* VDD_GPU: Run */
+		bd71837,pmic-buck4-uses-i2c-dvs;
+		bd71837,pmic-buck4-dvs-voltage = <1000000>, <0>, <0>; /* VDD_VPU: Run */
+		
+		gpo {
+			rohm,drv = <0x0C>;	/* 0b0000_1100 all gpos with cmos output mode */
+		};
+
+		regulators {
+			#address-cells = <1>;
+			#size-cells = <0>;
+
+			buck1_reg: regulator@0 {
+				reg = <0>;
+				regulator-compatible = "buck1";
+				regulator-min-microvolt = <700000>;
+				regulator-max-microvolt = <1300000>;
+				regulator-boot-on;
+				regulator-always-on;
+				regulator-ramp-delay = <1250>;
+			};
+
+			buck2_reg: regulator@1 {
+				reg = <1>;
+				regulator-compatible = "buck2";
+				regulator-min-microvolt = <700000>;
+				regulator-max-microvolt = <1300000>;
+				regulator-boot-on;
+				regulator-always-on;
+				regulator-ramp-delay = <1250>;
+			};
+
+			buck3_reg: regulator@2 {
+				reg = <2>;
+				regulator-compatible = "buck3";
+				regulator-min-microvolt = <700000>;
+				regulator-max-microvolt = <1300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			buck4_reg: regulator@3 {
+				reg = <3>;
+				regulator-compatible = "buck4";
+				regulator-min-microvolt = <700000>;
+				regulator-max-microvolt = <1300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			buck5_reg: regulator@4 {
+				reg = <4>;
+				regulator-compatible = "buck5";
+				regulator-min-microvolt = <700000>;
+				regulator-max-microvolt = <1350000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			buck6_reg: regulator@5 {
+				reg = <5>;
+				regulator-compatible = "buck6";
+				regulator-min-microvolt = <3000000>;
+				regulator-max-microvolt = <3300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+			
+			buck7_reg: regulator@6 {
+				reg = <6>;
+				regulator-compatible = "buck7";
+				regulator-min-microvolt = <1605000>;
+				regulator-max-microvolt = <1995000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+			
+			buck8_reg: regulator@7 {
+				reg = <7>;
+				regulator-compatible = "buck8";
+				regulator-min-microvolt = <800000>;
+				regulator-max-microvolt = <1400000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+			
+
+			ldo1_reg: regulator@8 {
+				reg = <8>;
+				regulator-compatible = "ldo1";
+				regulator-min-microvolt = <3000000>;
+				regulator-max-microvolt = <3300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo2_reg: regulator@9 {
+				reg = <9>;
+				regulator-compatible = "ldo2";
+				regulator-min-microvolt = <900000>;
+				regulator-max-microvolt = <900000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo3_reg: regulator@10 {
+				reg = <10>;
+				regulator-compatible = "ldo3";
+				regulator-min-microvolt = <1800000>;
+				regulator-max-microvolt = <3300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo4_reg: regulator@11 {
+				reg = <11>;
+				regulator-compatible = "ldo4";
+				regulator-min-microvolt = <900000>;
+				regulator-max-microvolt = <1800000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo5_reg: regulator@12 {
+				reg = <12>;
+				regulator-compatible = "ldo5";
+				regulator-min-microvolt = <1800000>;
+				regulator-max-microvolt = <3300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo6_reg: regulator@13 {
+				reg = <13>;
+				regulator-compatible = "ldo6";
+				regulator-min-microvolt = <900000>;
+				regulator-max-microvolt = <1800000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+
+			ldo7_reg: regulator@14 {
+				reg = <14>;
+				regulator-compatible = "ldo7";
+				regulator-min-microvolt = <1800000>;
+				regulator-max-microvolt = <3300000>;
+				regulator-boot-on;
+				regulator-always-on;
+			};
+		};
+	};
+
+};
+
+&i2c2 {
+	clock-frequency = <100000>;
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_i2c2>;
+	status = "disabled";
+};
+
+&pwm2 {
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_pwm2>;
+	status = "okay";
+};
+
+&uart1 { /* console */
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_uart1>;
+	assigned-clocks = <&clk IMX8MQ_CLK_UART1_SRC>;
+	assigned-clock-parents = <&clk IMX8MQ_CLK_25M>;
+	status = "okay";
+};
+
+&lcdif {
+	status = "okay";
+	disp-dev = "mipi_dsi_northwest";
+	display = <&display0>;
+
+	display0: display@0 {
+		bits-per-pixel = <24>;
+		bus-width = <24>;
+
+		display-timings {
+			native-mode = <&timing0>;
+			timing0: timing0 {
+			clock-frequency = <9200000>;
+			hactive = <480>;
+			vactive = <272>;
+			hfront-porch = <8>;
+			hback-porch = <4>;
+			hsync-len = <41>;
+			vback-porch = <2>;
+			vfront-porch = <4>;
+			vsync-len = <10>;
+
+			hsync-active = <0>;
+			vsync-active = <0>;
+			de-active = <1>;
+			pixelclk-active = <0>;
+			};
+		};
+	};
+};
+
+&qspi {
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_qspi>;
+	status = "okay";
+
+	flash0: n25q256a@0 {
+		reg = <0>;
+		#address-cells = <1>;
+		#size-cells = <1>;
+		compatible = "micron,n25q256a";
+		spi-max-frequency = <29000000>;
+		spi-nor,ddr-quad-read-dummy = <6>;
+	};
+};
+
+&uart3 { /* BT */
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_uart3>;
+	assigned-clocks = <&clk IMX8MQ_CLK_UART3_SRC>;
+	assigned-clock-parents = <&clk IMX8MQ_SYS1_PLL_80M>;
+	fsl,uart-has-rtscts;
+	resets = <&modem_reset>;
+	status = "okay";
+};
+
+&usdhc1 {
+	pinctrl-names = "default", "state_100mhz", "state_200mhz";
+	pinctrl-0 = <&pinctrl_usdhc1>;
+	pinctrl-1 = <&pinctrl_usdhc1_100mhz>;
+	pinctrl-2 = <&pinctrl_usdhc1_200mhz>;
+	bus-width = <8>;
+	non-removable;
+	status = "okay";
+};
+
+&usdhc2 {
+	pinctrl-names = "default", "state_100mhz", "state_200mhz";
+	pinctrl-0 = <&pinctrl_usdhc2>, <&pinctrl_usdhc2_gpio>;
+	pinctrl-1 = <&pinctrl_usdhc2_100mhz>, <&pinctrl_usdhc2_gpio>;
+	pinctrl-2 = <&pinctrl_usdhc2_200mhz>, <&pinctrl_usdhc2_gpio>;
+	bus-width = <4>;
+	cd-gpios = <&gpio2 12 GPIO_ACTIVE_LOW>;
+	vmmc-supply = <&reg_usdhc2_vmmc>;
+	status = "okay";
+};
+
+&usb3_phy0 {
+	status = "okay";
+};
+
+&usb3_0 {
+	status = "okay";
+};
+
+&usb_dwc3_0 {
+	status = "okay";
+	dr_mode = "peripheral";
+};
+
+&usb3_phy1 {
+	status = "okay";
+};
+
+&usb3_1 {
+	status = "okay";
+};
+
+&usb_dwc3_1 {
+	status = "okay";
+	dr_mode = "host";
+};
+
+&wdog1 {
+	pinctrl-names = "default";
+	pinctrl-0 = <&pinctrl_wdog>;
+	fsl,ext-reset-output;
+	status = "okay";
+};
diff --git a/arch/arm/mach-imx/imx8m/Kconfig b/arch/arm/mach-imx/imx8m/Kconfig
index 7a0b191..41bbfae 100644
--- a/arch/arm/mach-imx/imx8m/Kconfig
+++ b/arch/arm/mach-imx/imx8m/Kconfig
@@ -25,6 +25,12 @@
 	select IMX8MQ
 	select IMX8M_LPDDR4
 
+config TARGET_IMX8MQ_PHANBELL
+	bool "imx8mq_phanbell"
+	select IMX8MQ
+	select IMX8M_LPDDR4
+	select SUPPORT_SPL
+
 config TARGET_IMX8MQ_DDR3L_ARM2
 	bool "imx8mq_ddr3l_arm2"
 	select IMX8MQ
@@ -52,6 +58,7 @@
 	select IMX8MM
 	select IMX8M_LPDDR4
 
+config TARGET_IMX8MQ_DDR3L_ARM2
 config TARGET_IMX8MM_DDR4_EVK
 	bool "imx8mm DDR4 EVK board"
 	select IMX8MM
@@ -62,5 +69,6 @@
 source "board/freescale/imx8mq_arm2/Kconfig"
 source "board/freescale/imx8mm_evk/Kconfig"
 source "board/freescale/imx8mm_val/Kconfig"
+source "board/freescale/imx8mq_phanbell/Kconfig"
 
 endif
diff --git a/board/freescale/imx8mq_phanbell/Kconfig b/board/freescale/imx8mq_phanbell/Kconfig
new file mode 100644
index 0000000..6ead82d
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/Kconfig
@@ -0,0 +1,12 @@
+if TARGET_IMX8MQ_PHANBELL
+
+config SYS_BOARD
+	default "imx8mq_phanbell"
+
+config SYS_VENDOR
+	default "freescale"
+
+config SYS_CONFIG_NAME
+	default "imx8mq_phanbell"
+
+endif
diff --git a/board/freescale/imx8mq_phanbell/Makefile b/board/freescale/imx8mq_phanbell/Makefile
new file mode 100644
index 0000000..eb24551
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/Makefile
@@ -0,0 +1,13 @@
+#
+# Copyright 2016 Freescale Semiconductor
+#
+# SPDX-License-Identifier:      GPL-2.0+
+#
+
+obj-y += imx8mq_phanbell.o
+
+ifdef CONFIG_SPL_BUILD
+obj-y += spl.o
+obj-y += board_id.o
+obj-y += ddr/lpddr4_timing_v22.o
+endif
diff --git a/board/freescale/imx8mq_phanbell/board_id.c b/board/freescale/imx8mq_phanbell/board_id.c
new file mode 100644
index 0000000..ebd0e6d
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/board_id.c
@@ -0,0 +1,138 @@
+#include "board_id.h"
+
+#include <asm/arch/imx8mq_pins.h>
+#include <asm/arch/imx-regs.h>
+#include <asm/mach-imx/iomux-v3.h>
+#include <asm/mach-imx/gpio.h>
+#include <asm/gpio.h>
+#include <asm/io.h>
+
+#define BOARD_ID_GPIOS_PORT 3
+#define BOARD_ID_GPIOS_BASE GPIO3_BASE_ADDR
+#define BOARD_ID_GPIO1_INDEX 22
+#define BOARD_ID_GPIO2_INDEX 24
+#define BOARD_ID_GPIO3_INDEX 19
+#define BOARD_ID_GPIO1 IMX_GPIO_NR(BOARD_ID_GPIOS_PORT, BOARD_ID_GPIO1_INDEX)
+#define BOARD_ID_GPIO2 IMX_GPIO_NR(BOARD_ID_GPIOS_PORT, BOARD_ID_GPIO2_INDEX)
+#define BOARD_ID_GPIO3 IMX_GPIO_NR(BOARD_ID_GPIOS_PORT, BOARD_ID_GPIO3_INDEX)
+
+#define BASEBOARD_ID_GPIOS_PORT 3
+#define BASEBOARD_ID_GPIOS_BASE GPIO3_BASE_ADDR
+#define BASEBOARD_ID_GPIO1_INDEX 25
+#define BASEBOARD_ID_GPIO2_INDEX 23
+#define BASEBOARD_ID_GPIO3_INDEX 20
+#define BASEBOARD_ID_GPIO4_INDEX 21
+#define BASEBOARD_ID_GPIO1 IMX_GPIO_NR(BASEBOARD_ID_GPIOS_PORT, BASEBOARD_ID_GPIO1_INDEX)
+#define BASEBOARD_ID_GPIO2 IMX_GPIO_NR(BASEBOARD_ID_GPIOS_PORT, BASEBOARD_ID_GPIO2_INDEX)
+#define BASEBOARD_ID_GPIO3 IMX_GPIO_NR(BASEBOARD_ID_GPIOS_PORT, BASEBOARD_ID_GPIO3_INDEX)
+#define BASEBOARD_ID_GPIO4 IMX_GPIO_NR(BASEBOARD_ID_GPIOS_PORT, BASEBOARD_ID_GPIO4_INDEX)
+
+static iomux_v3_cfg_t const board_id_pads[] = {
+	IMX8MQ_PAD_SAI5_RXD1__GPIO3_IO22 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+	IMX8MQ_PAD_SAI5_RXD3__GPIO3_IO24 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+	IMX8MQ_PAD_SAI5_RXFS__GPIO3_IO19 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+};
+
+static iomux_v3_cfg_t const board_id_default_pads[] = {
+	IMX8MQ_PAD_SAI5_RXD1__SAI5_RX_DATA1 | MUX_PAD_CTRL(0x1816),
+	IMX8MQ_PAD_SAI5_RXD3__SAI5_RX_DATA3 | MUX_PAD_CTRL(0x16),
+	IMX8MQ_PAD_SAI5_RXFS__SAI5_RX_SYNC | MUX_PAD_CTRL(0x16),
+};
+
+static iomux_v3_cfg_t const baseboard_id_pads[] = {
+	IMX8MQ_PAD_SAI5_MCLK__GPIO3_IO25 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+	IMX8MQ_PAD_SAI5_RXD2__GPIO3_IO23 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+	IMX8MQ_PAD_SAI5_RXC__GPIO3_IO20 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+	IMX8MQ_PAD_SAI5_RXD0__GPIO3_IO21 | MUX_PAD_CTRL(PAD_CTL_DSE0),
+};
+
+static iomux_v3_cfg_t const baseboard_id_default_pads[] = {
+	IMX8MQ_PAD_SAI5_MCLK__SAI5_MCLK | MUX_PAD_CTRL(0x16),
+	IMX8MQ_PAD_SAI5_RXD2__SAI5_RX_DATA2 | MUX_PAD_CTRL(0x16),
+	IMX8MQ_PAD_SAI5_RXC__SAI5_RX_BCLK | MUX_PAD_CTRL(0x16),
+	IMX8MQ_PAD_SAI5_RXD0__SAI5_RX_DATA0 | MUX_PAD_CTRL(0x16),
+};
+
+int get_board_id() {
+	int board_id = 0;
+
+	imx_iomux_v3_setup_multiple_pads(board_id_pads,
+		ARRAY_SIZE(board_id_pads));
+
+#ifdef CONFIG_SPL_BUILD
+	gpio_request(BOARD_ID_GPIO1, "board_id_1");
+	gpio_direction_input(BOARD_ID_GPIO1);
+	gpio_request(BOARD_ID_GPIO2, "board_id_2");
+	gpio_direction_input(BOARD_ID_GPIO2);
+	gpio_request(BOARD_ID_GPIO3, "board_id_3");
+	gpio_direction_input(BOARD_ID_GPIO3);
+
+	board_id = gpio_get_value(BOARD_ID_GPIO1);
+	board_id |= gpio_get_value(BOARD_ID_GPIO2) << 1;
+	board_id |= gpio_get_value(BOARD_ID_GPIO3) << 2;
+
+	gpio_free(BOARD_ID_GPIO1);
+	gpio_free(BOARD_ID_GPIO2);
+	gpio_free(BOARD_ID_GPIO3);
+#else
+	struct gpio_regs *regs = (struct gpio_regs *)BOARD_ID_GPIOS_BASE;
+	board_id = (readl(&regs->gpio_dr) >> BOARD_ID_GPIO1_INDEX) & 0x01;
+	board_id |= (readl(&regs->gpio_dr) >> (BOARD_ID_GPIO2_INDEX - 1)) & 0x02;
+	board_id |= (readl(&regs->gpio_dr) >> (BOARD_ID_GPIO3_INDEX - 2)) & 0x04;
+#endif
+
+	imx_iomux_v3_setup_multiple_pads(board_id_default_pads,
+		ARRAY_SIZE(board_id_default_pads));
+
+	return board_id;
+}
+
+int get_baseboard_id() {
+	int baseboard_id = -1;
+
+	imx_iomux_v3_setup_multiple_pads(baseboard_id_pads, ARRAY_SIZE(baseboard_id_pads));
+
+#ifdef CONFIG_SPL_BUILD
+	gpio_request(BASEBOARD_ID_GPIO1, "baseboard_id_1");
+	gpio_direction_input(BASEBOARD_ID_GPIO1);
+	gpio_request(BASEBOARD_ID_GPIO2, "baseboard_id_2");
+	gpio_direction_input(BASEBOARD_ID_GPIO2);
+	gpio_request(BASEBOARD_ID_GPIO3, "baseboard_id_3");
+	gpio_direction_input(BASEBOARD_ID_GPIO3);
+	gpio_request(BASEBOARD_ID_GPIO4, "baseboard_id_4");
+	gpio_direction_input(BASEBOARD_ID_GPIO4);
+
+	baseboard_id = gpio_get_value(BASEBOARD_ID_GPIO1);
+	baseboard_id |= gpio_get_value(BASEBOARD_ID_GPIO2) << 1;
+	baseboard_id |= gpio_get_value(BASEBOARD_ID_GPIO3) << 2;
+	baseboard_id |= gpio_get_value(BASEBOARD_ID_GPIO4) << 3;
+
+	gpio_free(BASEBOARD_ID_GPIO1);
+	gpio_free(BASEBOARD_ID_GPIO2);
+	gpio_free(BASEBOARD_ID_GPIO3);
+	gpio_free(BASEBOARD_ID_GPIO4);
+#else
+
+	struct gpio_regs *regs = (struct gpio_regs *)BASEBOARD_ID_GPIOS_BASE;
+	baseboard_id = (readl(&regs->gpio_dr) >> BASEBOARD_ID_GPIO1_INDEX) & 0x01;
+	baseboard_id |= (readl(&regs->gpio_dr) >> (BASEBOARD_ID_GPIO2_INDEX - 1)) & 0x02;
+	baseboard_id |= (readl(&regs->gpio_dr) >> (BASEBOARD_ID_GPIO3_INDEX - 2)) & 0x04;
+	baseboard_id |= (readl(&regs->gpio_dr) >> (BASEBOARD_ID_GPIO4_INDEX - 3)) & 0x08;
+#endif
+
+	imx_iomux_v3_setup_multiple_pads(baseboard_id_default_pads,
+		ARRAY_SIZE(baseboard_id_default_pads));
+
+	return baseboard_id;
+}
+
+size_t get_ddr_size(void) {
+	const size_t k1Gb = 0x40000000;
+	const size_t k3Gb = 0xC0000000;
+	size_t ram_size = k1Gb;
+	const int board_id = get_board_id();
+	if ((board_id & 0x03) == 0 || board_id == 0x07) {
+		ram_size = k3Gb;
+	}
+	return ram_size;
+}
diff --git a/board/freescale/imx8mq_phanbell/board_id.h b/board/freescale/imx8mq_phanbell/board_id.h
new file mode 100644
index 0000000..e0832eb
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/board_id.h
@@ -0,0 +1,20 @@
+#ifndef __BOARD_ID_H__
+#define __BOARD_ID_H__
+
+#include <common.h>
+
+// Returns board id based on gpio pins state:
+// 0 - P0 boards and EVT boards with 3Gb Micron (MT53B768M32D4NQ-062) DDR
+// 1 - EVT boards with 1Gb Hynix DDR
+// 2 - EVT boards with 1Gb Micron DDR
+// 3 - Invalid
+// 4 - DVT boards with 3Gb Micron (MT53B768M32D4NQ-062) DDR
+// 5 - DVT boards with 1Gb Hynix DDR
+// 6 - DVT boards with 1Gb Micron DDR
+// 7 - DVT boards with 3Gb Micron (MT53E768M32D4DT) DDR
+
+int get_board_id(void);
+int get_baseboard_id(void);
+size_t get_ddr_size(void);
+
+#endif
diff --git a/board/freescale/imx8mq_phanbell/ddr/lpddr4_timing_v22.c b/board/freescale/imx8mq_phanbell/ddr/lpddr4_timing_v22.c
new file mode 100644
index 0000000..832f597
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/ddr/lpddr4_timing_v22.c
@@ -0,0 +1,1732 @@
+/*
+ * Copyright 2019 NXP
+ *
+ * SPDX-License-Identifier:	GPL-2.0+
+ *
+ * Generated code from MX8M_DDR_tool
+ * Align with uboot version:
+ * imx_v2018.03_4.14.78_1.0.0_ga ~ imx_v2018.04_4.19.35_1.0.0_ga
+ */
+
+#include <linux/kernel.h>
+#include <asm/arch/ddr.h>
+
+struct dram_cfg_param ddr_ddrc_cfg[] = {
+	/** Initialize DDRC registers **/

+	{ 0x3d400304, 0x1 },

+	{ 0x3d400030, 0x1 },

+	{ 0x3d400000, 0xa1080020 },

+	{ 0x3d400028, 0x0 },

+	{ 0x3d400020, 0x203 },

+	{ 0x3d400024, 0x3e800 },

+	{ 0x3d400064, 0x610090 },

+	{ 0x3d4000d0, 0xc003061c },

+	{ 0x3d4000d4, 0x9e0000 },

+	{ 0x3d4000dc, 0xdc002d },

+	{ 0x3d4000e0, 0xf10008 },

+	{ 0x3d4000e8, 0x66004a },

+	{ 0x3d4000ec, 0x16004a },

+	{ 0x3d400100, 0x1a201b22 },

+	{ 0x3d400104, 0x60633 },

+	{ 0x3d40010c, 0xc0c000 },

+	{ 0x3d400110, 0xf04080f },

+	{ 0x3d400114, 0x2040c0c },

+	{ 0x3d400118, 0x1010007 },

+	{ 0x3d40011c, 0x401 },

+	{ 0x3d400130, 0x20600 },

+	{ 0x3d400134, 0xc100002 },

+	{ 0x3d400138, 0x96 },

+	{ 0x3d400144, 0xa00050 },

+	{ 0x3d400180, 0xc3200018 },

+	{ 0x3d400184, 0x28061a8 },

+	{ 0x3d400188, 0x0 },

+	{ 0x3d400190, 0x49b820a },

+	{ 0x3d400194, 0x80303 },

+	{ 0x3d4001a0, 0xe0400018 },

+	{ 0x3d4001a4, 0xdf00e4 },

+	{ 0x3d4001a8, 0x80000000 },

+	{ 0x3d4001b0, 0x11 },

+	{ 0x3d4001b4, 0x1b0a },

+	{ 0x3d4001c0, 0x7 },

+	{ 0x3d4001c4, 0x1 },

+	{ 0x3d4000f4, 0x639 },

+	{ 0x3d400108, 0x7101817 },

+	{ 0x3d400200, 0x1f },

+	{ 0x3d40020c, 0x0 },

+	{ 0x3d400210, 0x1f1f },

+	{ 0x3d400204, 0x80808 },

+	{ 0x3d400214, 0x7070707 },

+	{ 0x3d400218, 0xf070707 },

+	{ 0x3d402020, 0x1 },

+	{ 0x3d402024, 0xd0c0 },

+	{ 0x3d402050, 0x20d040 },

+	{ 0x3d402064, 0x14001f },

+	{ 0x3d4020dc, 0x940009 },

+	{ 0x3d4020e0, 0xf10000 },

+	{ 0x3d4020e8, 0x66004a },

+	{ 0x3d4020ec, 0x16004a },

+	{ 0x3d402100, 0xb070508 },

+	{ 0x3d402104, 0x3040b },

+	{ 0x3d402108, 0x3060a0c },

+	{ 0x3d40210c, 0x505000 },

+	{ 0x3d402110, 0x4040204 },

+	{ 0x3d402114, 0x2030303 },

+	{ 0x3d402118, 0x1010004 },

+	{ 0x3d40211c, 0x301 },

+	{ 0x3d402130, 0x20300 },

+	{ 0x3d402134, 0xa100002 },

+	{ 0x3d402138, 0x20 },

+	{ 0x3d402144, 0x220011 },

+	{ 0x3d402180, 0xc0a70006 },

+	{ 0x3d402190, 0x3878202 },

+	{ 0x3d402194, 0x80303 },

+	{ 0x3d4021b4, 0x702 },

+	{ 0x3d400244, 0x0 },

+	{ 0x3d400250, 0x29001505 },

+	{ 0x3d400254, 0x2c },

+	{ 0x3d40025c, 0x5900575b },

+	{ 0x3d400264, 0x90000096 },

+	{ 0x3d40026c, 0x1000012c },

+	{ 0x3d400300, 0x16 },

+	{ 0x3d400304, 0x0 },

+	{ 0x3d40030c, 0x0 },

+	{ 0x3d400320, 0x1 },

+	{ 0x3d40036c, 0x11 },

+	{ 0x3d400400, 0x111 },

+	{ 0x3d400404, 0x10f3 },

+	{ 0x3d400408, 0x72ff },

+	{ 0x3d400490, 0x1 },

+	{ 0x3d400494, 0xe00 },

+	{ 0x3d400498, 0x62ffff },

+	{ 0x3d40049c, 0xe00 },

+	{ 0x3d4004a0, 0xffff },

+};

+

+/* PHY Initialize Configuration */

+struct dram_cfg_param ddr_ddrphy_cfg[] = {

+	{ 0x100a0, 0x0 },

+	{ 0x100a1, 0x1 },

+	{ 0x100a2, 0x2 },

+	{ 0x100a3, 0x3 },

+	{ 0x100a4, 0x4 },

+	{ 0x100a5, 0x5 },

+	{ 0x100a6, 0x6 },

+	{ 0x100a7, 0x7 },

+	{ 0x110a0, 0x0 },

+	{ 0x110a1, 0x1 },

+	{ 0x110a2, 0x2 },

+	{ 0x110a3, 0x3 },

+	{ 0x110a4, 0x4 },

+	{ 0x110a5, 0x5 },

+	{ 0x110a6, 0x6 },

+	{ 0x110a7, 0x7 },

+	{ 0x120a0, 0x0 },

+	{ 0x120a1, 0x1 },

+	{ 0x120a2, 0x2 },

+	{ 0x120a3, 0x3 },

+	{ 0x120a4, 0x4 },

+	{ 0x120a5, 0x5 },

+	{ 0x120a6, 0x6 },

+	{ 0x120a7, 0x7 },

+	{ 0x130a0, 0x0 },

+	{ 0x130a1, 0x1 },

+	{ 0x130a2, 0x2 },

+	{ 0x130a3, 0x3 },

+	{ 0x130a4, 0x4 },

+	{ 0x130a5, 0x5 },

+	{ 0x130a6, 0x6 },

+	{ 0x130a7, 0x7 },

+	{ 0x1005f, 0x1ff },

+	{ 0x1015f, 0x1ff },

+	{ 0x1105f, 0x1ff },

+	{ 0x1115f, 0x1ff },

+	{ 0x1205f, 0x1ff },

+	{ 0x1215f, 0x1ff },

+	{ 0x1305f, 0x1ff },

+	{ 0x1315f, 0x1ff },

+	{ 0x11005f, 0x1ff },

+	{ 0x11015f, 0x1ff },

+	{ 0x11105f, 0x1ff },

+	{ 0x11115f, 0x1ff },

+	{ 0x11205f, 0x1ff },

+	{ 0x11215f, 0x1ff },

+	{ 0x11305f, 0x1ff },

+	{ 0x11315f, 0x1ff },

+	{ 0x55, 0x1ff },

+	{ 0x1055, 0x1ff },

+	{ 0x2055, 0x1ff },

+	{ 0x3055, 0x1ff },

+	{ 0x4055, 0x1ff },

+	{ 0x5055, 0x1ff },

+	{ 0x6055, 0x1ff },

+	{ 0x7055, 0x1ff },

+	{ 0x8055, 0x1ff },

+	{ 0x9055, 0x1ff },

+	{ 0x200c5, 0x19 },

+	{ 0x1200c5, 0x7 },

+	{ 0x2002e, 0x2 },

+	{ 0x12002e, 0x1 },

+	{ 0x90204, 0x0 },

+	{ 0x190204, 0x0 },

+	{ 0x20024, 0x12a },

+	{ 0x2003a, 0x2 },

+	{ 0x120024, 0x12a },

+	{ 0x2003a, 0x0 },

+	{ 0x20056, 0x3 },

+	{ 0x120056, 0x3 },

+	{ 0x1004d, 0xe00 },

+	{ 0x1014d, 0xe00 },

+	{ 0x1104d, 0xe00 },

+	{ 0x1114d, 0xe00 },

+	{ 0x1204d, 0xe00 },

+	{ 0x1214d, 0xe00 },

+	{ 0x1304d, 0xe00 },

+	{ 0x1314d, 0xe00 },

+	{ 0x11004d, 0xe00 },

+	{ 0x11014d, 0xe00 },

+	{ 0x11104d, 0xe00 },

+	{ 0x11114d, 0xe00 },

+	{ 0x11204d, 0xe00 },

+	{ 0x11214d, 0xe00 },

+	{ 0x11304d, 0xe00 },

+	{ 0x11314d, 0xe00 },

+	{ 0x10049, 0xeba },

+	{ 0x10149, 0xeba },

+	{ 0x11049, 0xeba },

+	{ 0x11149, 0xeba },

+	{ 0x12049, 0xeba },

+	{ 0x12149, 0xeba },

+	{ 0x13049, 0xeba },

+	{ 0x13149, 0xeba },

+	{ 0x110049, 0xeba },

+	{ 0x110149, 0xeba },

+	{ 0x111049, 0xeba },

+	{ 0x111149, 0xeba },

+	{ 0x112049, 0xeba },

+	{ 0x112149, 0xeba },

+	{ 0x113049, 0xeba },

+	{ 0x113149, 0xeba },

+	{ 0x43, 0xe7 },

+	{ 0x1043, 0xe7 },

+	{ 0x2043, 0xe7 },

+	{ 0x3043, 0xe7 },

+	{ 0x4043, 0xe7 },

+	{ 0x5043, 0xe7 },

+	{ 0x6043, 0xe7 },

+	{ 0x7043, 0xe7 },

+	{ 0x8043, 0xe7 },

+	{ 0x9043, 0xe7 },

+	{ 0x20018, 0x3 },

+	{ 0x20075, 0x4 },

+	{ 0x20050, 0x0 },

+	{ 0x20008, 0x320 },

+	{ 0x120008, 0xa7 },

+	{ 0x20088, 0x9 },

+	{ 0x200b2, 0xdc },

+	{ 0x10043, 0x5a1 },

+	{ 0x10143, 0x5a1 },

+	{ 0x11043, 0x5a1 },

+	{ 0x11143, 0x5a1 },

+	{ 0x12043, 0x5a1 },

+	{ 0x12143, 0x5a1 },

+	{ 0x13043, 0x5a1 },

+	{ 0x13143, 0x5a1 },

+	{ 0x1200b2, 0xdc },

+	{ 0x110043, 0x5a1 },

+	{ 0x110143, 0x5a1 },

+	{ 0x111043, 0x5a1 },

+	{ 0x111143, 0x5a1 },

+	{ 0x112043, 0x5a1 },

+	{ 0x112143, 0x5a1 },

+	{ 0x113043, 0x5a1 },

+	{ 0x113143, 0x5a1 },

+	{ 0x200fa, 0x1 },

+	{ 0x1200fa, 0x1 },

+	{ 0x20019, 0x1 },

+	{ 0x120019, 0x1 },

+	{ 0x200f0, 0x0 },

+	{ 0x200f1, 0x0 },

+	{ 0x200f2, 0x4444 },

+	{ 0x200f3, 0x8888 },

+	{ 0x200f4, 0x5555 },

+	{ 0x200f5, 0x0 },

+	{ 0x200f6, 0x0 },

+	{ 0x200f7, 0xf000 },

+	{ 0x20025, 0x0 },

+	{ 0x2002d, 0x1 },

+	{ 0x12002d, 0x1 },

+	{ 0x200c7, 0x80 },

+	{ 0x1200c7, 0x80 },

+	{ 0x200ca, 0x106 },

+	{ 0x1200ca, 0x106 },

+	{ 0x20110, 0x2 },

+	{ 0x20111, 0x3 },

+	{ 0x20112, 0x4 },

+	{ 0x20113, 0x5 },

+	{ 0x20114, 0x0 },

+	{ 0x20115, 0x1 },

+};

+

+/* ddr phy trained csr */
+struct dram_cfg_param ddr_ddrphy_trained_csr[] = {
+	{ 0x200b2, 0x0 },
+	{ 0x1200b2, 0x0 },
+	{ 0x2200b2, 0x0 },
+	{ 0x200cb, 0x0 },
+	{ 0x10043, 0x0 },
+	{ 0x110043, 0x0 },
+	{ 0x210043, 0x0 },
+	{ 0x10143, 0x0 },
+	{ 0x110143, 0x0 },
+	{ 0x210143, 0x0 },
+	{ 0x11043, 0x0 },
+	{ 0x111043, 0x0 },
+	{ 0x211043, 0x0 },
+	{ 0x11143, 0x0 },
+	{ 0x111143, 0x0 },
+	{ 0x211143, 0x0 },
+	{ 0x12043, 0x0 },
+	{ 0x112043, 0x0 },
+	{ 0x212043, 0x0 },
+	{ 0x12143, 0x0 },
+	{ 0x112143, 0x0 },
+	{ 0x212143, 0x0 },
+	{ 0x13043, 0x0 },
+	{ 0x113043, 0x0 },
+	{ 0x213043, 0x0 },
+	{ 0x13143, 0x0 },
+	{ 0x113143, 0x0 },
+	{ 0x213143, 0x0 },
+	{ 0x80, 0x0 },
+	{ 0x100080, 0x0 },
+	{ 0x200080, 0x0 },
+	{ 0x1080, 0x0 },
+	{ 0x101080, 0x0 },
+	{ 0x201080, 0x0 },
+	{ 0x2080, 0x0 },
+	{ 0x102080, 0x0 },
+	{ 0x202080, 0x0 },
+	{ 0x3080, 0x0 },
+	{ 0x103080, 0x0 },
+	{ 0x203080, 0x0 },
+	{ 0x4080, 0x0 },
+	{ 0x104080, 0x0 },
+	{ 0x204080, 0x0 },
+	{ 0x5080, 0x0 },
+	{ 0x105080, 0x0 },
+	{ 0x205080, 0x0 },
+	{ 0x6080, 0x0 },
+	{ 0x106080, 0x0 },
+	{ 0x206080, 0x0 },
+	{ 0x7080, 0x0 },
+	{ 0x107080, 0x0 },
+	{ 0x207080, 0x0 },
+	{ 0x8080, 0x0 },
+	{ 0x108080, 0x0 },
+	{ 0x208080, 0x0 },
+	{ 0x9080, 0x0 },
+	{ 0x109080, 0x0 },
+	{ 0x209080, 0x0 },
+	{ 0x10080, 0x0 },
+	{ 0x110080, 0x0 },
+	{ 0x210080, 0x0 },
+	{ 0x10180, 0x0 },
+	{ 0x110180, 0x0 },
+	{ 0x210180, 0x0 },
+	{ 0x11080, 0x0 },
+	{ 0x111080, 0x0 },
+	{ 0x211080, 0x0 },
+	{ 0x11180, 0x0 },
+	{ 0x111180, 0x0 },
+	{ 0x211180, 0x0 },
+	{ 0x12080, 0x0 },
+	{ 0x112080, 0x0 },
+	{ 0x212080, 0x0 },
+	{ 0x12180, 0x0 },
+	{ 0x112180, 0x0 },
+	{ 0x212180, 0x0 },
+	{ 0x13080, 0x0 },
+	{ 0x113080, 0x0 },
+	{ 0x213080, 0x0 },
+	{ 0x13180, 0x0 },
+	{ 0x113180, 0x0 },
+	{ 0x213180, 0x0 },
+	{ 0x10081, 0x0 },
+	{ 0x110081, 0x0 },
+	{ 0x210081, 0x0 },
+	{ 0x10181, 0x0 },
+	{ 0x110181, 0x0 },
+	{ 0x210181, 0x0 },
+	{ 0x11081, 0x0 },
+	{ 0x111081, 0x0 },
+	{ 0x211081, 0x0 },
+	{ 0x11181, 0x0 },
+	{ 0x111181, 0x0 },
+	{ 0x211181, 0x0 },
+	{ 0x12081, 0x0 },
+	{ 0x112081, 0x0 },
+	{ 0x212081, 0x0 },
+	{ 0x12181, 0x0 },
+	{ 0x112181, 0x0 },
+	{ 0x212181, 0x0 },
+	{ 0x13081, 0x0 },
+	{ 0x113081, 0x0 },
+	{ 0x213081, 0x0 },
+	{ 0x13181, 0x0 },
+	{ 0x113181, 0x0 },
+	{ 0x213181, 0x0 },
+	{ 0x100d0, 0x0 },
+	{ 0x1100d0, 0x0 },
+	{ 0x2100d0, 0x0 },
+	{ 0x101d0, 0x0 },
+	{ 0x1101d0, 0x0 },
+	{ 0x2101d0, 0x0 },
+	{ 0x110d0, 0x0 },
+	{ 0x1110d0, 0x0 },
+	{ 0x2110d0, 0x0 },
+	{ 0x111d0, 0x0 },
+	{ 0x1111d0, 0x0 },
+	{ 0x2111d0, 0x0 },
+	{ 0x120d0, 0x0 },
+	{ 0x1120d0, 0x0 },
+	{ 0x2120d0, 0x0 },
+	{ 0x121d0, 0x0 },
+	{ 0x1121d0, 0x0 },
+	{ 0x2121d0, 0x0 },
+	{ 0x130d0, 0x0 },
+	{ 0x1130d0, 0x0 },
+	{ 0x2130d0, 0x0 },
+	{ 0x131d0, 0x0 },
+	{ 0x1131d0, 0x0 },
+	{ 0x2131d0, 0x0 },
+	{ 0x100d1, 0x0 },
+	{ 0x1100d1, 0x0 },
+	{ 0x2100d1, 0x0 },
+	{ 0x101d1, 0x0 },
+	{ 0x1101d1, 0x0 },
+	{ 0x2101d1, 0x0 },
+	{ 0x110d1, 0x0 },
+	{ 0x1110d1, 0x0 },
+	{ 0x2110d1, 0x0 },
+	{ 0x111d1, 0x0 },
+	{ 0x1111d1, 0x0 },
+	{ 0x2111d1, 0x0 },
+	{ 0x120d1, 0x0 },
+	{ 0x1120d1, 0x0 },
+	{ 0x2120d1, 0x0 },
+	{ 0x121d1, 0x0 },
+	{ 0x1121d1, 0x0 },
+	{ 0x2121d1, 0x0 },
+	{ 0x130d1, 0x0 },
+	{ 0x1130d1, 0x0 },
+	{ 0x2130d1, 0x0 },
+	{ 0x131d1, 0x0 },
+	{ 0x1131d1, 0x0 },
+	{ 0x2131d1, 0x0 },
+	{ 0x10068, 0x0 },
+	{ 0x10168, 0x0 },
+	{ 0x10268, 0x0 },
+	{ 0x10368, 0x0 },
+	{ 0x10468, 0x0 },
+	{ 0x10568, 0x0 },
+	{ 0x10668, 0x0 },
+	{ 0x10768, 0x0 },
+	{ 0x10868, 0x0 },
+	{ 0x11068, 0x0 },
+	{ 0x11168, 0x0 },
+	{ 0x11268, 0x0 },
+	{ 0x11368, 0x0 },
+	{ 0x11468, 0x0 },
+	{ 0x11568, 0x0 },
+	{ 0x11668, 0x0 },
+	{ 0x11768, 0x0 },
+	{ 0x11868, 0x0 },
+	{ 0x12068, 0x0 },
+	{ 0x12168, 0x0 },
+	{ 0x12268, 0x0 },
+	{ 0x12368, 0x0 },
+	{ 0x12468, 0x0 },
+	{ 0x12568, 0x0 },
+	{ 0x12668, 0x0 },
+	{ 0x12768, 0x0 },
+	{ 0x12868, 0x0 },
+	{ 0x13068, 0x0 },
+	{ 0x13168, 0x0 },
+	{ 0x13268, 0x0 },
+	{ 0x13368, 0x0 },
+	{ 0x13468, 0x0 },
+	{ 0x13568, 0x0 },
+	{ 0x13668, 0x0 },
+	{ 0x13768, 0x0 },
+	{ 0x13868, 0x0 },
+	{ 0x10069, 0x0 },
+	{ 0x10169, 0x0 },
+	{ 0x10269, 0x0 },
+	{ 0x10369, 0x0 },
+	{ 0x10469, 0x0 },
+	{ 0x10569, 0x0 },
+	{ 0x10669, 0x0 },
+	{ 0x10769, 0x0 },
+	{ 0x10869, 0x0 },
+	{ 0x11069, 0x0 },
+	{ 0x11169, 0x0 },
+	{ 0x11269, 0x0 },
+	{ 0x11369, 0x0 },
+	{ 0x11469, 0x0 },
+	{ 0x11569, 0x0 },
+	{ 0x11669, 0x0 },
+	{ 0x11769, 0x0 },
+	{ 0x11869, 0x0 },
+	{ 0x12069, 0x0 },
+	{ 0x12169, 0x0 },
+	{ 0x12269, 0x0 },
+	{ 0x12369, 0x0 },
+	{ 0x12469, 0x0 },
+	{ 0x12569, 0x0 },
+	{ 0x12669, 0x0 },
+	{ 0x12769, 0x0 },
+	{ 0x12869, 0x0 },
+	{ 0x13069, 0x0 },
+	{ 0x13169, 0x0 },
+	{ 0x13269, 0x0 },
+	{ 0x13369, 0x0 },
+	{ 0x13469, 0x0 },
+	{ 0x13569, 0x0 },
+	{ 0x13669, 0x0 },
+	{ 0x13769, 0x0 },
+	{ 0x13869, 0x0 },
+	{ 0x1008c, 0x0 },
+	{ 0x11008c, 0x0 },
+	{ 0x21008c, 0x0 },
+	{ 0x1018c, 0x0 },
+	{ 0x11018c, 0x0 },
+	{ 0x21018c, 0x0 },
+	{ 0x1108c, 0x0 },
+	{ 0x11108c, 0x0 },
+	{ 0x21108c, 0x0 },
+	{ 0x1118c, 0x0 },
+	{ 0x11118c, 0x0 },
+	{ 0x21118c, 0x0 },
+	{ 0x1208c, 0x0 },
+	{ 0x11208c, 0x0 },
+	{ 0x21208c, 0x0 },
+	{ 0x1218c, 0x0 },
+	{ 0x11218c, 0x0 },
+	{ 0x21218c, 0x0 },
+	{ 0x1308c, 0x0 },
+	{ 0x11308c, 0x0 },
+	{ 0x21308c, 0x0 },
+	{ 0x1318c, 0x0 },
+	{ 0x11318c, 0x0 },
+	{ 0x21318c, 0x0 },
+	{ 0x1008d, 0x0 },
+	{ 0x11008d, 0x0 },
+	{ 0x21008d, 0x0 },
+	{ 0x1018d, 0x0 },
+	{ 0x11018d, 0x0 },
+	{ 0x21018d, 0x0 },
+	{ 0x1108d, 0x0 },
+	{ 0x11108d, 0x0 },
+	{ 0x21108d, 0x0 },
+	{ 0x1118d, 0x0 },
+	{ 0x11118d, 0x0 },
+	{ 0x21118d, 0x0 },
+	{ 0x1208d, 0x0 },
+	{ 0x11208d, 0x0 },
+	{ 0x21208d, 0x0 },
+	{ 0x1218d, 0x0 },
+	{ 0x11218d, 0x0 },
+	{ 0x21218d, 0x0 },
+	{ 0x1308d, 0x0 },
+	{ 0x11308d, 0x0 },
+	{ 0x21308d, 0x0 },
+	{ 0x1318d, 0x0 },
+	{ 0x11318d, 0x0 },
+	{ 0x21318d, 0x0 },
+	{ 0x100c0, 0x0 },
+	{ 0x1100c0, 0x0 },
+	{ 0x2100c0, 0x0 },
+	{ 0x101c0, 0x0 },
+	{ 0x1101c0, 0x0 },
+	{ 0x2101c0, 0x0 },
+	{ 0x102c0, 0x0 },
+	{ 0x1102c0, 0x0 },
+	{ 0x2102c0, 0x0 },
+	{ 0x103c0, 0x0 },
+	{ 0x1103c0, 0x0 },
+	{ 0x2103c0, 0x0 },
+	{ 0x104c0, 0x0 },
+	{ 0x1104c0, 0x0 },
+	{ 0x2104c0, 0x0 },
+	{ 0x105c0, 0x0 },
+	{ 0x1105c0, 0x0 },
+	{ 0x2105c0, 0x0 },
+	{ 0x106c0, 0x0 },
+	{ 0x1106c0, 0x0 },
+	{ 0x2106c0, 0x0 },
+	{ 0x107c0, 0x0 },
+	{ 0x1107c0, 0x0 },
+	{ 0x2107c0, 0x0 },
+	{ 0x108c0, 0x0 },
+	{ 0x1108c0, 0x0 },
+	{ 0x2108c0, 0x0 },
+	{ 0x110c0, 0x0 },
+	{ 0x1110c0, 0x0 },
+	{ 0x2110c0, 0x0 },
+	{ 0x111c0, 0x0 },
+	{ 0x1111c0, 0x0 },
+	{ 0x2111c0, 0x0 },
+	{ 0x112c0, 0x0 },
+	{ 0x1112c0, 0x0 },
+	{ 0x2112c0, 0x0 },
+	{ 0x113c0, 0x0 },
+	{ 0x1113c0, 0x0 },
+	{ 0x2113c0, 0x0 },
+	{ 0x114c0, 0x0 },
+	{ 0x1114c0, 0x0 },
+	{ 0x2114c0, 0x0 },
+	{ 0x115c0, 0x0 },
+	{ 0x1115c0, 0x0 },
+	{ 0x2115c0, 0x0 },
+	{ 0x116c0, 0x0 },
+	{ 0x1116c0, 0x0 },
+	{ 0x2116c0, 0x0 },
+	{ 0x117c0, 0x0 },
+	{ 0x1117c0, 0x0 },
+	{ 0x2117c0, 0x0 },
+	{ 0x118c0, 0x0 },
+	{ 0x1118c0, 0x0 },
+	{ 0x2118c0, 0x0 },
+	{ 0x120c0, 0x0 },
+	{ 0x1120c0, 0x0 },
+	{ 0x2120c0, 0x0 },
+	{ 0x121c0, 0x0 },
+	{ 0x1121c0, 0x0 },
+	{ 0x2121c0, 0x0 },
+	{ 0x122c0, 0x0 },
+	{ 0x1122c0, 0x0 },
+	{ 0x2122c0, 0x0 },
+	{ 0x123c0, 0x0 },
+	{ 0x1123c0, 0x0 },
+	{ 0x2123c0, 0x0 },
+	{ 0x124c0, 0x0 },
+	{ 0x1124c0, 0x0 },
+	{ 0x2124c0, 0x0 },
+	{ 0x125c0, 0x0 },
+	{ 0x1125c0, 0x0 },
+	{ 0x2125c0, 0x0 },
+	{ 0x126c0, 0x0 },
+	{ 0x1126c0, 0x0 },
+	{ 0x2126c0, 0x0 },
+	{ 0x127c0, 0x0 },
+	{ 0x1127c0, 0x0 },
+	{ 0x2127c0, 0x0 },
+	{ 0x128c0, 0x0 },
+	{ 0x1128c0, 0x0 },
+	{ 0x2128c0, 0x0 },
+	{ 0x130c0, 0x0 },
+	{ 0x1130c0, 0x0 },
+	{ 0x2130c0, 0x0 },
+	{ 0x131c0, 0x0 },
+	{ 0x1131c0, 0x0 },
+	{ 0x2131c0, 0x0 },
+	{ 0x132c0, 0x0 },
+	{ 0x1132c0, 0x0 },
+	{ 0x2132c0, 0x0 },
+	{ 0x133c0, 0x0 },
+	{ 0x1133c0, 0x0 },
+	{ 0x2133c0, 0x0 },
+	{ 0x134c0, 0x0 },
+	{ 0x1134c0, 0x0 },
+	{ 0x2134c0, 0x0 },
+	{ 0x135c0, 0x0 },
+	{ 0x1135c0, 0x0 },
+	{ 0x2135c0, 0x0 },
+	{ 0x136c0, 0x0 },
+	{ 0x1136c0, 0x0 },
+	{ 0x2136c0, 0x0 },
+	{ 0x137c0, 0x0 },
+	{ 0x1137c0, 0x0 },
+	{ 0x2137c0, 0x0 },
+	{ 0x138c0, 0x0 },
+	{ 0x1138c0, 0x0 },
+	{ 0x2138c0, 0x0 },
+	{ 0x100c1, 0x0 },
+	{ 0x1100c1, 0x0 },
+	{ 0x2100c1, 0x0 },
+	{ 0x101c1, 0x0 },
+	{ 0x1101c1, 0x0 },
+	{ 0x2101c1, 0x0 },
+	{ 0x102c1, 0x0 },
+	{ 0x1102c1, 0x0 },
+	{ 0x2102c1, 0x0 },
+	{ 0x103c1, 0x0 },
+	{ 0x1103c1, 0x0 },
+	{ 0x2103c1, 0x0 },
+	{ 0x104c1, 0x0 },
+	{ 0x1104c1, 0x0 },
+	{ 0x2104c1, 0x0 },
+	{ 0x105c1, 0x0 },
+	{ 0x1105c1, 0x0 },
+	{ 0x2105c1, 0x0 },
+	{ 0x106c1, 0x0 },
+	{ 0x1106c1, 0x0 },
+	{ 0x2106c1, 0x0 },
+	{ 0x107c1, 0x0 },
+	{ 0x1107c1, 0x0 },
+	{ 0x2107c1, 0x0 },
+	{ 0x108c1, 0x0 },
+	{ 0x1108c1, 0x0 },
+	{ 0x2108c1, 0x0 },
+	{ 0x110c1, 0x0 },
+	{ 0x1110c1, 0x0 },
+	{ 0x2110c1, 0x0 },
+	{ 0x111c1, 0x0 },
+	{ 0x1111c1, 0x0 },
+	{ 0x2111c1, 0x0 },
+	{ 0x112c1, 0x0 },
+	{ 0x1112c1, 0x0 },
+	{ 0x2112c1, 0x0 },
+	{ 0x113c1, 0x0 },
+	{ 0x1113c1, 0x0 },
+	{ 0x2113c1, 0x0 },
+	{ 0x114c1, 0x0 },
+	{ 0x1114c1, 0x0 },
+	{ 0x2114c1, 0x0 },
+	{ 0x115c1, 0x0 },
+	{ 0x1115c1, 0x0 },
+	{ 0x2115c1, 0x0 },
+	{ 0x116c1, 0x0 },
+	{ 0x1116c1, 0x0 },
+	{ 0x2116c1, 0x0 },
+	{ 0x117c1, 0x0 },
+	{ 0x1117c1, 0x0 },
+	{ 0x2117c1, 0x0 },
+	{ 0x118c1, 0x0 },
+	{ 0x1118c1, 0x0 },
+	{ 0x2118c1, 0x0 },
+	{ 0x120c1, 0x0 },
+	{ 0x1120c1, 0x0 },
+	{ 0x2120c1, 0x0 },
+	{ 0x121c1, 0x0 },
+	{ 0x1121c1, 0x0 },
+	{ 0x2121c1, 0x0 },
+	{ 0x122c1, 0x0 },
+	{ 0x1122c1, 0x0 },
+	{ 0x2122c1, 0x0 },
+	{ 0x123c1, 0x0 },
+	{ 0x1123c1, 0x0 },
+	{ 0x2123c1, 0x0 },
+	{ 0x124c1, 0x0 },
+	{ 0x1124c1, 0x0 },
+	{ 0x2124c1, 0x0 },
+	{ 0x125c1, 0x0 },
+	{ 0x1125c1, 0x0 },
+	{ 0x2125c1, 0x0 },
+	{ 0x126c1, 0x0 },
+	{ 0x1126c1, 0x0 },
+	{ 0x2126c1, 0x0 },
+	{ 0x127c1, 0x0 },
+	{ 0x1127c1, 0x0 },
+	{ 0x2127c1, 0x0 },
+	{ 0x128c1, 0x0 },
+	{ 0x1128c1, 0x0 },
+	{ 0x2128c1, 0x0 },
+	{ 0x130c1, 0x0 },
+	{ 0x1130c1, 0x0 },
+	{ 0x2130c1, 0x0 },
+	{ 0x131c1, 0x0 },
+	{ 0x1131c1, 0x0 },
+	{ 0x2131c1, 0x0 },
+	{ 0x132c1, 0x0 },
+	{ 0x1132c1, 0x0 },
+	{ 0x2132c1, 0x0 },
+	{ 0x133c1, 0x0 },
+	{ 0x1133c1, 0x0 },
+	{ 0x2133c1, 0x0 },
+	{ 0x134c1, 0x0 },
+	{ 0x1134c1, 0x0 },
+	{ 0x2134c1, 0x0 },
+	{ 0x135c1, 0x0 },
+	{ 0x1135c1, 0x0 },
+	{ 0x2135c1, 0x0 },
+	{ 0x136c1, 0x0 },
+	{ 0x1136c1, 0x0 },
+	{ 0x2136c1, 0x0 },
+	{ 0x137c1, 0x0 },
+	{ 0x1137c1, 0x0 },
+	{ 0x2137c1, 0x0 },
+	{ 0x138c1, 0x0 },
+	{ 0x1138c1, 0x0 },
+	{ 0x2138c1, 0x0 },
+	{ 0x10020, 0x0 },
+	{ 0x110020, 0x0 },
+	{ 0x210020, 0x0 },
+	{ 0x11020, 0x0 },
+	{ 0x111020, 0x0 },
+	{ 0x211020, 0x0 },
+	{ 0x12020, 0x0 },
+	{ 0x112020, 0x0 },
+	{ 0x212020, 0x0 },
+	{ 0x13020, 0x0 },
+	{ 0x113020, 0x0 },
+	{ 0x213020, 0x0 },
+	{ 0x20072, 0x0 },
+	{ 0x20073, 0x0 },
+	{ 0x20074, 0x0 },
+	{ 0x100aa, 0x0 },
+	{ 0x110aa, 0x0 },
+	{ 0x120aa, 0x0 },
+	{ 0x130aa, 0x0 },
+	{ 0x20010, 0x0 },
+	{ 0x120010, 0x0 },
+	{ 0x220010, 0x0 },
+	{ 0x20011, 0x0 },
+	{ 0x120011, 0x0 },
+	{ 0x220011, 0x0 },
+	{ 0x100ae, 0x0 },
+	{ 0x1100ae, 0x0 },
+	{ 0x2100ae, 0x0 },
+	{ 0x100af, 0x0 },
+	{ 0x1100af, 0x0 },
+	{ 0x2100af, 0x0 },
+	{ 0x110ae, 0x0 },
+	{ 0x1110ae, 0x0 },
+	{ 0x2110ae, 0x0 },
+	{ 0x110af, 0x0 },
+	{ 0x1110af, 0x0 },
+	{ 0x2110af, 0x0 },
+	{ 0x120ae, 0x0 },
+	{ 0x1120ae, 0x0 },
+	{ 0x2120ae, 0x0 },
+	{ 0x120af, 0x0 },
+	{ 0x1120af, 0x0 },
+	{ 0x2120af, 0x0 },
+	{ 0x130ae, 0x0 },
+	{ 0x1130ae, 0x0 },
+	{ 0x2130ae, 0x0 },
+	{ 0x130af, 0x0 },
+	{ 0x1130af, 0x0 },
+	{ 0x2130af, 0x0 },
+	{ 0x20020, 0x0 },
+	{ 0x120020, 0x0 },
+	{ 0x220020, 0x0 },
+	{ 0x100a0, 0x0 },
+	{ 0x100a1, 0x0 },
+	{ 0x100a2, 0x0 },
+	{ 0x100a3, 0x0 },
+	{ 0x100a4, 0x0 },
+	{ 0x100a5, 0x0 },
+	{ 0x100a6, 0x0 },
+	{ 0x100a7, 0x0 },
+	{ 0x110a0, 0x0 },
+	{ 0x110a1, 0x0 },
+	{ 0x110a2, 0x0 },
+	{ 0x110a3, 0x0 },
+	{ 0x110a4, 0x0 },
+	{ 0x110a5, 0x0 },
+	{ 0x110a6, 0x0 },
+	{ 0x110a7, 0x0 },
+	{ 0x120a0, 0x0 },
+	{ 0x120a1, 0x0 },
+	{ 0x120a2, 0x0 },
+	{ 0x120a3, 0x0 },
+	{ 0x120a4, 0x0 },
+	{ 0x120a5, 0x0 },
+	{ 0x120a6, 0x0 },
+	{ 0x120a7, 0x0 },
+	{ 0x130a0, 0x0 },
+	{ 0x130a1, 0x0 },
+	{ 0x130a2, 0x0 },
+	{ 0x130a3, 0x0 },
+	{ 0x130a4, 0x0 },
+	{ 0x130a5, 0x0 },
+	{ 0x130a6, 0x0 },
+	{ 0x130a7, 0x0 },
+	{ 0x2007c, 0x0 },
+	{ 0x12007c, 0x0 },
+	{ 0x22007c, 0x0 },
+	{ 0x2007d, 0x0 },
+	{ 0x12007d, 0x0 },
+	{ 0x22007d, 0x0 },
+	{ 0x400fd, 0x0 },
+	{ 0x400c0, 0x0 },
+	{ 0x90201, 0x0 },
+	{ 0x190201, 0x0 },
+	{ 0x290201, 0x0 },
+	{ 0x90202, 0x0 },
+	{ 0x190202, 0x0 },
+	{ 0x290202, 0x0 },
+	{ 0x90203, 0x0 },
+	{ 0x190203, 0x0 },
+	{ 0x290203, 0x0 },
+	{ 0x90204, 0x0 },
+	{ 0x190204, 0x0 },
+	{ 0x290204, 0x0 },
+	{ 0x90205, 0x0 },
+	{ 0x190205, 0x0 },
+	{ 0x290205, 0x0 },
+	{ 0x90206, 0x0 },
+	{ 0x190206, 0x0 },
+	{ 0x290206, 0x0 },
+	{ 0x90207, 0x0 },
+	{ 0x190207, 0x0 },
+	{ 0x290207, 0x0 },
+	{ 0x90208, 0x0 },
+	{ 0x190208, 0x0 },
+	{ 0x290208, 0x0 },
+	{ 0x10062, 0x0 },
+	{ 0x10162, 0x0 },
+	{ 0x10262, 0x0 },
+	{ 0x10362, 0x0 },
+	{ 0x10462, 0x0 },
+	{ 0x10562, 0x0 },
+	{ 0x10662, 0x0 },
+	{ 0x10762, 0x0 },
+	{ 0x10862, 0x0 },
+	{ 0x11062, 0x0 },
+	{ 0x11162, 0x0 },
+	{ 0x11262, 0x0 },
+	{ 0x11362, 0x0 },
+	{ 0x11462, 0x0 },
+	{ 0x11562, 0x0 },
+	{ 0x11662, 0x0 },
+	{ 0x11762, 0x0 },
+	{ 0x11862, 0x0 },
+	{ 0x12062, 0x0 },
+	{ 0x12162, 0x0 },
+	{ 0x12262, 0x0 },
+	{ 0x12362, 0x0 },
+	{ 0x12462, 0x0 },
+	{ 0x12562, 0x0 },
+	{ 0x12662, 0x0 },
+	{ 0x12762, 0x0 },
+	{ 0x12862, 0x0 },
+	{ 0x13062, 0x0 },
+	{ 0x13162, 0x0 },
+	{ 0x13262, 0x0 },
+	{ 0x13362, 0x0 },
+	{ 0x13462, 0x0 },
+	{ 0x13562, 0x0 },
+	{ 0x13662, 0x0 },
+	{ 0x13762, 0x0 },
+	{ 0x13862, 0x0 },
+	{ 0x20077, 0x0 },
+	{ 0x10001, 0x0 },
+	{ 0x11001, 0x0 },
+	{ 0x12001, 0x0 },
+	{ 0x13001, 0x0 },
+	{ 0x10040, 0x0 },
+	{ 0x10140, 0x0 },
+	{ 0x10240, 0x0 },
+	{ 0x10340, 0x0 },
+	{ 0x10440, 0x0 },
+	{ 0x10540, 0x0 },
+	{ 0x10640, 0x0 },
+	{ 0x10740, 0x0 },
+	{ 0x10840, 0x0 },
+	{ 0x10030, 0x0 },
+	{ 0x10130, 0x0 },
+	{ 0x10230, 0x0 },
+	{ 0x10330, 0x0 },
+	{ 0x10430, 0x0 },
+	{ 0x10530, 0x0 },
+	{ 0x10630, 0x0 },
+	{ 0x10730, 0x0 },
+	{ 0x10830, 0x0 },
+	{ 0x11040, 0x0 },
+	{ 0x11140, 0x0 },
+	{ 0x11240, 0x0 },
+	{ 0x11340, 0x0 },
+	{ 0x11440, 0x0 },
+	{ 0x11540, 0x0 },
+	{ 0x11640, 0x0 },
+	{ 0x11740, 0x0 },
+	{ 0x11840, 0x0 },
+	{ 0x11030, 0x0 },
+	{ 0x11130, 0x0 },
+	{ 0x11230, 0x0 },
+	{ 0x11330, 0x0 },
+	{ 0x11430, 0x0 },
+	{ 0x11530, 0x0 },
+	{ 0x11630, 0x0 },
+	{ 0x11730, 0x0 },
+	{ 0x11830, 0x0 },
+	{ 0x12040, 0x0 },
+	{ 0x12140, 0x0 },
+	{ 0x12240, 0x0 },
+	{ 0x12340, 0x0 },
+	{ 0x12440, 0x0 },
+	{ 0x12540, 0x0 },
+	{ 0x12640, 0x0 },
+	{ 0x12740, 0x0 },
+	{ 0x12840, 0x0 },
+	{ 0x12030, 0x0 },
+	{ 0x12130, 0x0 },
+	{ 0x12230, 0x0 },
+	{ 0x12330, 0x0 },
+	{ 0x12430, 0x0 },
+	{ 0x12530, 0x0 },
+	{ 0x12630, 0x0 },
+	{ 0x12730, 0x0 },
+	{ 0x12830, 0x0 },
+	{ 0x13040, 0x0 },
+	{ 0x13140, 0x0 },
+	{ 0x13240, 0x0 },
+	{ 0x13340, 0x0 },
+	{ 0x13440, 0x0 },
+	{ 0x13540, 0x0 },
+	{ 0x13640, 0x0 },
+	{ 0x13740, 0x0 },
+	{ 0x13840, 0x0 },
+	{ 0x13030, 0x0 },
+	{ 0x13130, 0x0 },
+	{ 0x13230, 0x0 },
+	{ 0x13330, 0x0 },
+	{ 0x13430, 0x0 },
+	{ 0x13530, 0x0 },
+	{ 0x13630, 0x0 },
+	{ 0x13730, 0x0 },
+	{ 0x13830, 0x0 },
+};

+/* P0 message block paremeter for training firmware */

+struct dram_cfg_param ddr_fsp0_cfg[] = {

+	{ 0xd0000, 0x0 },

+	{ 0x54003, 0xc80 },

+	{ 0x54004, 0x2 },

+	{ 0x54005, 0x2228 },

+	{ 0x54006, 0x11 },

+	{ 0x54008, 0x131f },

+	{ 0x54009, 0xc8 },

+	{ 0x5400b, 0x2 },

+	{ 0x54012, 0x110 },

+	{ 0x54019, 0x2ddc },

+	{ 0x5401a, 0xf1 },

+	{ 0x5401b, 0x4a66 },

+	{ 0x5401c, 0x4a08 },

+	{ 0x5401e, 0x16 },

+	{ 0x5401f, 0x2ddc },

+	{ 0x54020, 0xf1 },

+	{ 0x54021, 0x4a66 },

+	{ 0x54022, 0x4a08 },

+	{ 0x54024, 0x16 },

+	{ 0x5402b, 0x1000 },

+	{ 0x5402c, 0x1 },

+	{ 0x54032, 0xdc00 },

+	{ 0x54033, 0xf12d },

+	{ 0x54034, 0x6600 },

+	{ 0x54035, 0x84a },

+	{ 0x54036, 0x4a },

+	{ 0x54037, 0x1600 },

+	{ 0x54038, 0xdc00 },

+	{ 0x54039, 0xf12d },

+	{ 0x5403a, 0x6600 },

+	{ 0x5403b, 0x84a },

+	{ 0x5403c, 0x4a },

+	{ 0x5403d, 0x1600 },

+	{ 0xd0000, 0x1 },

+};

+

+

+/* P1 message block paremeter for training firmware */

+struct dram_cfg_param ddr_fsp1_cfg[] = {

+	{ 0xd0000, 0x0 },

+	{ 0x54002, 0x1 },

+	{ 0x54003, 0x29c },

+	{ 0x54004, 0x2 },

+	{ 0x54005, 0x2228 },

+	{ 0x54006, 0x11 },

+	{ 0x54008, 0x121f },

+	{ 0x54009, 0xc8 },

+	{ 0x5400b, 0x2 },

+	{ 0x54012, 0x110 },

+	{ 0x54019, 0x994 },

+	{ 0x5401a, 0xf1 },

+	{ 0x5401b, 0x4a66 },

+	{ 0x5401c, 0x4a08 },

+	{ 0x5401e, 0x16 },

+	{ 0x5401f, 0x994 },

+	{ 0x54020, 0xf1 },

+	{ 0x54021, 0x4a66 },

+	{ 0x54022, 0x4a08 },

+	{ 0x54024, 0x16 },

+	{ 0x5402b, 0x1000 },

+	{ 0x5402c, 0x1 },

+	{ 0x54032, 0x9400 },

+	{ 0x54033, 0xf109 },

+	{ 0x54034, 0x6600 },

+	{ 0x54035, 0x84a },

+	{ 0x54036, 0x4a },

+	{ 0x54037, 0x1600 },

+	{ 0x54038, 0x9400 },

+	{ 0x54039, 0xf109 },

+	{ 0x5403a, 0x6600 },

+	{ 0x5403b, 0x84a },

+	{ 0x5403c, 0x4a },

+	{ 0x5403d, 0x1600 },

+	{ 0xd0000, 0x1 },

+};

+

+

+/* P0 2D message block paremeter for training firmware */

+struct dram_cfg_param ddr_fsp0_2d_cfg[] = {

+	{ 0xd0000, 0x0 },

+	{ 0x54003, 0xc80 },

+	{ 0x54004, 0x2 },

+	{ 0x54005, 0x2228 },

+	{ 0x54006, 0x11 },

+	{ 0x54008, 0x61 },

+	{ 0x54009, 0xc8 },

+	{ 0x5400b, 0x2 },

+	{ 0x5400d, 0x100 },

+	{ 0x5400f, 0x100 },

+	{ 0x54010, 0x1f7f },

+	{ 0x54012, 0x110 },

+	{ 0x54019, 0x2ddc },

+	{ 0x5401a, 0xf1 },

+	{ 0x5401b, 0x4a66 },

+	{ 0x5401c, 0x4a08 },

+	{ 0x5401e, 0x16 },

+	{ 0x5401f, 0x2ddc },

+	{ 0x54020, 0xf1 },

+	{ 0x54021, 0x4a66 },

+	{ 0x54022, 0x4a08 },

+	{ 0x54024, 0x16 },

+	{ 0x5402b, 0x1000 },

+	{ 0x5402c, 0x1 },

+	{ 0x54032, 0xdc00 },

+	{ 0x54033, 0xf12d },

+	{ 0x54034, 0x6600 },

+	{ 0x54035, 0x84a },

+	{ 0x54036, 0x4a },

+	{ 0x54037, 0x1600 },

+	{ 0x54038, 0xdc00 },

+	{ 0x54039, 0xf12d },

+	{ 0x5403a, 0x6600 },

+	{ 0x5403b, 0x84a },

+	{ 0x5403c, 0x4a },

+	{ 0x5403d, 0x1600 },

+	{ 0xd0000, 0x1 },

+};

+

+/* DRAM PHY init engine image */

+struct dram_cfg_param ddr_phy_pie[] = {

+	{ 0xd0000, 0x0 },

+	{ 0x90000, 0x10 },

+	{ 0x90001, 0x400 },

+	{ 0x90002, 0x10e },

+	{ 0x90003, 0x0 },

+	{ 0x90004, 0x0 },

+	{ 0x90005, 0x8 },

+	{ 0x90029, 0xb },

+	{ 0x9002a, 0x480 },

+	{ 0x9002b, 0x109 },

+	{ 0x9002c, 0x8 },

+	{ 0x9002d, 0x448 },

+	{ 0x9002e, 0x139 },

+	{ 0x9002f, 0x8 },

+	{ 0x90030, 0x478 },

+	{ 0x90031, 0x109 },

+	{ 0x90032, 0x0 },

+	{ 0x90033, 0xe8 },

+	{ 0x90034, 0x109 },

+	{ 0x90035, 0x2 },

+	{ 0x90036, 0x10 },

+	{ 0x90037, 0x139 },

+	{ 0x90038, 0xf },

+	{ 0x90039, 0x7c0 },

+	{ 0x9003a, 0x139 },

+	{ 0x9003b, 0x44 },

+	{ 0x9003c, 0x630 },

+	{ 0x9003d, 0x159 },

+	{ 0x9003e, 0x14f },

+	{ 0x9003f, 0x630 },

+	{ 0x90040, 0x159 },

+	{ 0x90041, 0x47 },

+	{ 0x90042, 0x630 },

+	{ 0x90043, 0x149 },

+	{ 0x90044, 0x4f },

+	{ 0x90045, 0x630 },

+	{ 0x90046, 0x179 },

+	{ 0x90047, 0x8 },

+	{ 0x90048, 0xe0 },

+	{ 0x90049, 0x109 },

+	{ 0x9004a, 0x0 },

+	{ 0x9004b, 0x7c8 },

+	{ 0x9004c, 0x109 },

+	{ 0x9004d, 0x0 },

+	{ 0x9004e, 0x1 },

+	{ 0x9004f, 0x8 },

+	{ 0x90050, 0x0 },

+	{ 0x90051, 0x45a },

+	{ 0x90052, 0x9 },

+	{ 0x90053, 0x0 },

+	{ 0x90054, 0x448 },

+	{ 0x90055, 0x109 },

+	{ 0x90056, 0x40 },

+	{ 0x90057, 0x630 },

+	{ 0x90058, 0x179 },

+	{ 0x90059, 0x1 },

+	{ 0x9005a, 0x618 },

+	{ 0x9005b, 0x109 },

+	{ 0x9005c, 0x40c0 },

+	{ 0x9005d, 0x630 },

+	{ 0x9005e, 0x149 },

+	{ 0x9005f, 0x8 },

+	{ 0x90060, 0x4 },

+	{ 0x90061, 0x48 },

+	{ 0x90062, 0x4040 },

+	{ 0x90063, 0x630 },

+	{ 0x90064, 0x149 },

+	{ 0x90065, 0x0 },

+	{ 0x90066, 0x4 },

+	{ 0x90067, 0x48 },

+	{ 0x90068, 0x40 },

+	{ 0x90069, 0x630 },

+	{ 0x9006a, 0x149 },

+	{ 0x9006b, 0x10 },

+	{ 0x9006c, 0x4 },

+	{ 0x9006d, 0x18 },

+	{ 0x9006e, 0x0 },

+	{ 0x9006f, 0x4 },

+	{ 0x90070, 0x78 },

+	{ 0x90071, 0x549 },

+	{ 0x90072, 0x630 },

+	{ 0x90073, 0x159 },

+	{ 0x90074, 0xd49 },

+	{ 0x90075, 0x630 },

+	{ 0x90076, 0x159 },

+	{ 0x90077, 0x94a },

+	{ 0x90078, 0x630 },

+	{ 0x90079, 0x159 },

+	{ 0x9007a, 0x441 },

+	{ 0x9007b, 0x630 },

+	{ 0x9007c, 0x149 },

+	{ 0x9007d, 0x42 },

+	{ 0x9007e, 0x630 },

+	{ 0x9007f, 0x149 },

+	{ 0x90080, 0x1 },

+	{ 0x90081, 0x630 },

+	{ 0x90082, 0x149 },

+	{ 0x90083, 0x0 },

+	{ 0x90084, 0xe0 },

+	{ 0x90085, 0x109 },

+	{ 0x90086, 0xa },

+	{ 0x90087, 0x10 },

+	{ 0x90088, 0x109 },

+	{ 0x90089, 0x9 },

+	{ 0x9008a, 0x3c0 },

+	{ 0x9008b, 0x149 },

+	{ 0x9008c, 0x9 },

+	{ 0x9008d, 0x3c0 },

+	{ 0x9008e, 0x159 },

+	{ 0x9008f, 0x18 },

+	{ 0x90090, 0x10 },

+	{ 0x90091, 0x109 },

+	{ 0x90092, 0x0 },

+	{ 0x90093, 0x3c0 },

+	{ 0x90094, 0x109 },

+	{ 0x90095, 0x18 },

+	{ 0x90096, 0x4 },

+	{ 0x90097, 0x48 },

+	{ 0x90098, 0x18 },

+	{ 0x90099, 0x4 },

+	{ 0x9009a, 0x58 },

+	{ 0x9009b, 0xa },

+	{ 0x9009c, 0x10 },

+	{ 0x9009d, 0x109 },

+	{ 0x9009e, 0x2 },

+	{ 0x9009f, 0x10 },

+	{ 0x900a0, 0x109 },

+	{ 0x900a1, 0x5 },

+	{ 0x900a2, 0x7c0 },

+	{ 0x900a3, 0x109 },

+	{ 0x900a4, 0x10 },

+	{ 0x900a5, 0x10 },

+	{ 0x900a6, 0x109 },

+	{ 0x40000, 0x811 },

+	{ 0x40020, 0x880 },

+	{ 0x40040, 0x0 },

+	{ 0x40060, 0x0 },

+	{ 0x40001, 0x4008 },

+	{ 0x40021, 0x83 },

+	{ 0x40041, 0x4f },

+	{ 0x40061, 0x0 },

+	{ 0x40002, 0x4040 },

+	{ 0x40022, 0x83 },

+	{ 0x40042, 0x51 },

+	{ 0x40062, 0x0 },

+	{ 0x40003, 0x811 },

+	{ 0x40023, 0x880 },

+	{ 0x40043, 0x0 },

+	{ 0x40063, 0x0 },

+	{ 0x40004, 0x720 },

+	{ 0x40024, 0xf },

+	{ 0x40044, 0x1740 },

+	{ 0x40064, 0x0 },

+	{ 0x40005, 0x16 },

+	{ 0x40025, 0x83 },

+	{ 0x40045, 0x4b },

+	{ 0x40065, 0x0 },

+	{ 0x40006, 0x716 },

+	{ 0x40026, 0xf },

+	{ 0x40046, 0x2001 },

+	{ 0x40066, 0x0 },

+	{ 0x40007, 0x716 },

+	{ 0x40027, 0xf },

+	{ 0x40047, 0x2800 },

+	{ 0x40067, 0x0 },

+	{ 0x40008, 0x716 },

+	{ 0x40028, 0xf },

+	{ 0x40048, 0xf00 },

+	{ 0x40068, 0x0 },

+	{ 0x40009, 0x720 },

+	{ 0x40029, 0xf },

+	{ 0x40049, 0x1400 },

+	{ 0x40069, 0x0 },

+	{ 0x4000a, 0xe08 },

+	{ 0x4002a, 0xc15 },

+	{ 0x4004a, 0x0 },

+	{ 0x4006a, 0x0 },

+	{ 0x4000b, 0x623 },

+	{ 0x4002b, 0x15 },

+	{ 0x4004b, 0x0 },

+	{ 0x4006b, 0x0 },

+	{ 0x4000c, 0x4028 },

+	{ 0x4002c, 0x80 },

+	{ 0x4004c, 0x0 },

+	{ 0x4006c, 0x0 },

+	{ 0x4000d, 0xe08 },

+	{ 0x4002d, 0xc1a },

+	{ 0x4004d, 0x0 },

+	{ 0x4006d, 0x0 },

+	{ 0x4000e, 0x623 },

+	{ 0x4002e, 0x1a },

+	{ 0x4004e, 0x0 },

+	{ 0x4006e, 0x0 },

+	{ 0x4000f, 0x4040 },

+	{ 0x4002f, 0x80 },

+	{ 0x4004f, 0x0 },

+	{ 0x4006f, 0x0 },

+	{ 0x40010, 0x2604 },

+	{ 0x40030, 0x15 },

+	{ 0x40050, 0x0 },

+	{ 0x40070, 0x0 },

+	{ 0x40011, 0x708 },

+	{ 0x40031, 0x5 },

+	{ 0x40051, 0x0 },

+	{ 0x40071, 0x2002 },

+	{ 0x40012, 0x8 },

+	{ 0x40032, 0x80 },

+	{ 0x40052, 0x0 },

+	{ 0x40072, 0x0 },

+	{ 0x40013, 0x2604 },

+	{ 0x40033, 0x1a },

+	{ 0x40053, 0x0 },

+	{ 0x40073, 0x0 },

+	{ 0x40014, 0x708 },

+	{ 0x40034, 0xa },

+	{ 0x40054, 0x0 },

+	{ 0x40074, 0x2002 },

+	{ 0x40015, 0x4040 },

+	{ 0x40035, 0x80 },

+	{ 0x40055, 0x0 },

+	{ 0x40075, 0x0 },

+	{ 0x40016, 0x60a },

+	{ 0x40036, 0x15 },

+	{ 0x40056, 0x1200 },

+	{ 0x40076, 0x0 },

+	{ 0x40017, 0x61a },

+	{ 0x40037, 0x15 },

+	{ 0x40057, 0x1300 },

+	{ 0x40077, 0x0 },

+	{ 0x40018, 0x60a },

+	{ 0x40038, 0x1a },

+	{ 0x40058, 0x1200 },

+	{ 0x40078, 0x0 },

+	{ 0x40019, 0x642 },

+	{ 0x40039, 0x1a },

+	{ 0x40059, 0x1300 },

+	{ 0x40079, 0x0 },

+	{ 0x4001a, 0x4808 },

+	{ 0x4003a, 0x880 },

+	{ 0x4005a, 0x0 },

+	{ 0x4007a, 0x0 },

+	{ 0x900a7, 0x0 },

+	{ 0x900a8, 0x790 },

+	{ 0x900a9, 0x11a },

+	{ 0x900aa, 0x8 },

+	{ 0x900ab, 0x7aa },

+	{ 0x900ac, 0x2a },

+	{ 0x900ad, 0x10 },

+	{ 0x900ae, 0x7b2 },

+	{ 0x900af, 0x2a },

+	{ 0x900b0, 0x0 },

+	{ 0x900b1, 0x7c8 },

+	{ 0x900b2, 0x109 },

+	{ 0x900b3, 0x10 },

+	{ 0x900b4, 0x2a8 },

+	{ 0x900b5, 0x129 },

+	{ 0x900b6, 0x8 },

+	{ 0x900b7, 0x370 },

+	{ 0x900b8, 0x129 },

+	{ 0x900b9, 0xa },

+	{ 0x900ba, 0x3c8 },

+	{ 0x900bb, 0x1a9 },

+	{ 0x900bc, 0xc },

+	{ 0x900bd, 0x408 },

+	{ 0x900be, 0x199 },

+	{ 0x900bf, 0x14 },

+	{ 0x900c0, 0x790 },

+	{ 0x900c1, 0x11a },

+	{ 0x900c2, 0x8 },

+	{ 0x900c3, 0x4 },

+	{ 0x900c4, 0x18 },

+	{ 0x900c5, 0xe },

+	{ 0x900c6, 0x408 },

+	{ 0x900c7, 0x199 },

+	{ 0x900c8, 0x8 },

+	{ 0x900c9, 0x8568 },

+	{ 0x900ca, 0x108 },

+	{ 0x900cb, 0x18 },

+	{ 0x900cc, 0x790 },

+	{ 0x900cd, 0x16a },

+	{ 0x900ce, 0x8 },

+	{ 0x900cf, 0x1d8 },

+	{ 0x900d0, 0x169 },

+	{ 0x900d1, 0x10 },

+	{ 0x900d2, 0x8558 },

+	{ 0x900d3, 0x168 },

+	{ 0x900d4, 0x70 },

+	{ 0x900d5, 0x788 },

+	{ 0x900d6, 0x16a },

+	{ 0x900d7, 0x1ff8 },

+	{ 0x900d8, 0x85a8 },

+	{ 0x900d9, 0x1e8 },

+	{ 0x900da, 0x50 },

+	{ 0x900db, 0x798 },

+	{ 0x900dc, 0x16a },

+	{ 0x900dd, 0x60 },

+	{ 0x900de, 0x7a0 },

+	{ 0x900df, 0x16a },

+	{ 0x900e0, 0x8 },

+	{ 0x900e1, 0x8310 },

+	{ 0x900e2, 0x168 },

+	{ 0x900e3, 0x8 },

+	{ 0x900e4, 0xa310 },

+	{ 0x900e5, 0x168 },

+	{ 0x900e6, 0xa },

+	{ 0x900e7, 0x408 },

+	{ 0x900e8, 0x169 },

+	{ 0x900e9, 0x6e },

+	{ 0x900ea, 0x0 },

+	{ 0x900eb, 0x68 },

+	{ 0x900ec, 0x0 },

+	{ 0x900ed, 0x408 },

+	{ 0x900ee, 0x169 },

+	{ 0x900ef, 0x0 },

+	{ 0x900f0, 0x8310 },

+	{ 0x900f1, 0x168 },

+	{ 0x900f2, 0x0 },

+	{ 0x900f3, 0xa310 },

+	{ 0x900f4, 0x168 },

+	{ 0x900f5, 0x1ff8 },

+	{ 0x900f6, 0x85a8 },

+	{ 0x900f7, 0x1e8 },

+	{ 0x900f8, 0x68 },

+	{ 0x900f9, 0x798 },

+	{ 0x900fa, 0x16a },

+	{ 0x900fb, 0x78 },

+	{ 0x900fc, 0x7a0 },

+	{ 0x900fd, 0x16a },

+	{ 0x900fe, 0x68 },

+	{ 0x900ff, 0x790 },

+	{ 0x90100, 0x16a },

+	{ 0x90101, 0x8 },

+	{ 0x90102, 0x8b10 },

+	{ 0x90103, 0x168 },

+	{ 0x90104, 0x8 },

+	{ 0x90105, 0xab10 },

+	{ 0x90106, 0x168 },

+	{ 0x90107, 0xa },

+	{ 0x90108, 0x408 },

+	{ 0x90109, 0x169 },

+	{ 0x9010a, 0x58 },

+	{ 0x9010b, 0x0 },

+	{ 0x9010c, 0x68 },

+	{ 0x9010d, 0x0 },

+	{ 0x9010e, 0x408 },

+	{ 0x9010f, 0x169 },

+	{ 0x90110, 0x0 },

+	{ 0x90111, 0x8b10 },

+	{ 0x90112, 0x168 },

+	{ 0x90113, 0x0 },

+	{ 0x90114, 0xab10 },

+	{ 0x90115, 0x168 },

+	{ 0x90116, 0x0 },

+	{ 0x90117, 0x1d8 },

+	{ 0x90118, 0x169 },

+	{ 0x90119, 0x80 },

+	{ 0x9011a, 0x790 },

+	{ 0x9011b, 0x16a },

+	{ 0x9011c, 0x18 },

+	{ 0x9011d, 0x7aa },

+	{ 0x9011e, 0x6a },

+	{ 0x9011f, 0xa },

+	{ 0x90120, 0x0 },

+	{ 0x90121, 0x1e9 },

+	{ 0x90122, 0x8 },

+	{ 0x90123, 0x8080 },

+	{ 0x90124, 0x108 },

+	{ 0x90125, 0xf },

+	{ 0x90126, 0x408 },

+	{ 0x90127, 0x169 },

+	{ 0x90128, 0xc },

+	{ 0x90129, 0x0 },

+	{ 0x9012a, 0x68 },

+	{ 0x9012b, 0x9 },

+	{ 0x9012c, 0x0 },

+	{ 0x9012d, 0x1a9 },

+	{ 0x9012e, 0x0 },

+	{ 0x9012f, 0x408 },

+	{ 0x90130, 0x169 },

+	{ 0x90131, 0x0 },

+	{ 0x90132, 0x8080 },

+	{ 0x90133, 0x108 },

+	{ 0x90134, 0x8 },

+	{ 0x90135, 0x7aa },

+	{ 0x90136, 0x6a },

+	{ 0x90137, 0x0 },

+	{ 0x90138, 0x8568 },

+	{ 0x90139, 0x108 },

+	{ 0x9013a, 0xb7 },

+	{ 0x9013b, 0x790 },

+	{ 0x9013c, 0x16a },

+	{ 0x9013d, 0x1f },

+	{ 0x9013e, 0x0 },

+	{ 0x9013f, 0x68 },

+	{ 0x90140, 0x8 },

+	{ 0x90141, 0x8558 },

+	{ 0x90142, 0x168 },

+	{ 0x90143, 0xf },

+	{ 0x90144, 0x408 },

+	{ 0x90145, 0x169 },

+	{ 0x90146, 0xc },

+	{ 0x90147, 0x0 },

+	{ 0x90148, 0x68 },

+	{ 0x90149, 0x0 },

+	{ 0x9014a, 0x408 },

+	{ 0x9014b, 0x169 },

+	{ 0x9014c, 0x0 },

+	{ 0x9014d, 0x8558 },

+	{ 0x9014e, 0x168 },

+	{ 0x9014f, 0x8 },

+	{ 0x90150, 0x3c8 },

+	{ 0x90151, 0x1a9 },

+	{ 0x90152, 0x3 },

+	{ 0x90153, 0x370 },

+	{ 0x90154, 0x129 },

+	{ 0x90155, 0x20 },

+	{ 0x90156, 0x2aa },

+	{ 0x90157, 0x9 },

+	{ 0x90158, 0x0 },

+	{ 0x90159, 0x400 },

+	{ 0x9015a, 0x10e },

+	{ 0x9015b, 0x8 },

+	{ 0x9015c, 0xe8 },

+	{ 0x9015d, 0x109 },

+	{ 0x9015e, 0x0 },

+	{ 0x9015f, 0x8140 },

+	{ 0x90160, 0x10c },

+	{ 0x90161, 0x10 },

+	{ 0x90162, 0x8138 },

+	{ 0x90163, 0x10c },

+	{ 0x90164, 0x8 },

+	{ 0x90165, 0x7c8 },

+	{ 0x90166, 0x101 },

+	{ 0x90167, 0x8 },

+	{ 0x90168, 0x0 },

+	{ 0x90169, 0x8 },

+	{ 0x9016a, 0x8 },

+	{ 0x9016b, 0x448 },

+	{ 0x9016c, 0x109 },

+	{ 0x9016d, 0xf },

+	{ 0x9016e, 0x7c0 },

+	{ 0x9016f, 0x109 },

+	{ 0x90170, 0x0 },

+	{ 0x90171, 0xe8 },

+	{ 0x90172, 0x109 },

+	{ 0x90173, 0x47 },

+	{ 0x90174, 0x630 },

+	{ 0x90175, 0x109 },

+	{ 0x90176, 0x8 },

+	{ 0x90177, 0x618 },

+	{ 0x90178, 0x109 },

+	{ 0x90179, 0x8 },

+	{ 0x9017a, 0xe0 },

+	{ 0x9017b, 0x109 },

+	{ 0x9017c, 0x0 },

+	{ 0x9017d, 0x7c8 },

+	{ 0x9017e, 0x109 },

+	{ 0x9017f, 0x8 },

+	{ 0x90180, 0x8140 },

+	{ 0x90181, 0x10c },

+	{ 0x90182, 0x0 },

+	{ 0x90183, 0x1 },

+	{ 0x90184, 0x8 },

+	{ 0x90185, 0x8 },

+	{ 0x90186, 0x4 },

+	{ 0x90187, 0x8 },

+	{ 0x90188, 0x8 },

+	{ 0x90189, 0x7c8 },

+	{ 0x9018a, 0x101 },

+	{ 0x90006, 0x0 },

+	{ 0x90007, 0x0 },

+	{ 0x90008, 0x8 },

+	{ 0x90009, 0x0 },

+	{ 0x9000a, 0x0 },

+	{ 0x9000b, 0x0 },

+	{ 0xd00e7, 0x400 },

+	{ 0x90017, 0x0 },

+	{ 0x9001f, 0x2a },

+	{ 0x90026, 0x6a },

+	{ 0x400d0, 0x0 },

+	{ 0x400d1, 0x101 },

+	{ 0x400d2, 0x105 },

+	{ 0x400d3, 0x107 },

+	{ 0x400d4, 0x10f },

+	{ 0x400d5, 0x202 },

+	{ 0x400d6, 0x20a },

+	{ 0x400d7, 0x20b },

+	{ 0x2003a, 0x2 },

+	{ 0x2000b, 0x64 },

+	{ 0x2000c, 0xc8 },

+	{ 0x2000d, 0x7d0 },

+	{ 0x2000e, 0x2c },

+	{ 0x12000b, 0x14 },

+	{ 0x12000c, 0x29 },

+	{ 0x12000d, 0x1a1 },

+	{ 0x12000e, 0x10 },

+	{ 0x9000c, 0x0 },

+	{ 0x9000d, 0x173 },

+	{ 0x9000e, 0x60 },

+	{ 0x9000f, 0x6110 },

+	{ 0x90010, 0x2152 },

+	{ 0x90011, 0xdfbd },

+	{ 0x90012, 0x60 },

+	{ 0x90013, 0x6152 },

+	{ 0x20010, 0x5a },

+	{ 0x20011, 0x3 },

+	{ 0x40080, 0xe0 },

+	{ 0x40081, 0x12 },

+	{ 0x40082, 0xe0 },

+	{ 0x40083, 0x12 },

+	{ 0x40084, 0xe0 },

+	{ 0x40085, 0x12 },

+	{ 0x140080, 0xe0 },

+	{ 0x140081, 0x12 },

+	{ 0x140082, 0xe0 },

+	{ 0x140083, 0x12 },

+	{ 0x140084, 0xe0 },

+	{ 0x140085, 0x12 },

+	{ 0x400fd, 0xf },

+	{ 0x10011, 0x1 },

+	{ 0x10012, 0x1 },

+	{ 0x10013, 0x180 },

+	{ 0x10018, 0x1 },

+	{ 0x10002, 0x6209 },

+	{ 0x100b2, 0x1 },

+	{ 0x101b4, 0x1 },

+	{ 0x102b4, 0x1 },

+	{ 0x103b4, 0x1 },

+	{ 0x104b4, 0x1 },

+	{ 0x105b4, 0x1 },

+	{ 0x106b4, 0x1 },

+	{ 0x107b4, 0x1 },

+	{ 0x108b4, 0x1 },

+	{ 0x11011, 0x1 },

+	{ 0x11012, 0x1 },

+	{ 0x11013, 0x180 },

+	{ 0x11018, 0x1 },

+	{ 0x11002, 0x6209 },

+	{ 0x110b2, 0x1 },

+	{ 0x111b4, 0x1 },

+	{ 0x112b4, 0x1 },

+	{ 0x113b4, 0x1 },

+	{ 0x114b4, 0x1 },

+	{ 0x115b4, 0x1 },

+	{ 0x116b4, 0x1 },

+	{ 0x117b4, 0x1 },

+	{ 0x118b4, 0x1 },

+	{ 0x12011, 0x1 },

+	{ 0x12012, 0x1 },

+	{ 0x12013, 0x180 },

+	{ 0x12018, 0x1 },

+	{ 0x12002, 0x6209 },

+	{ 0x120b2, 0x1 },

+	{ 0x121b4, 0x1 },

+	{ 0x122b4, 0x1 },

+	{ 0x123b4, 0x1 },

+	{ 0x124b4, 0x1 },

+	{ 0x125b4, 0x1 },

+	{ 0x126b4, 0x1 },

+	{ 0x127b4, 0x1 },

+	{ 0x128b4, 0x1 },

+	{ 0x13011, 0x1 },

+	{ 0x13012, 0x1 },

+	{ 0x13013, 0x180 },

+	{ 0x13018, 0x1 },

+	{ 0x13002, 0x6209 },

+	{ 0x130b2, 0x1 },

+	{ 0x131b4, 0x1 },

+	{ 0x132b4, 0x1 },

+	{ 0x133b4, 0x1 },

+	{ 0x134b4, 0x1 },

+	{ 0x135b4, 0x1 },

+	{ 0x136b4, 0x1 },

+	{ 0x137b4, 0x1 },

+	{ 0x138b4, 0x1 },

+	{ 0x2003a, 0x2 },

+	{ 0xc0080, 0x2 },

+	{ 0xd0000, 0x1 }

+};

+

+struct dram_fsp_msg ddr_dram_fsp_msg[] = {

+	{

+		/* P0 3200mts 1D */

+		.drate = 3200,

+		.fw_type = FW_1D_IMAGE,

+		.fsp_cfg = ddr_fsp0_cfg,

+		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_cfg),

+	},

+	{

+		/* P1 667mts 1D */

+		.drate = 667,

+		.fw_type = FW_1D_IMAGE,

+		.fsp_cfg = ddr_fsp1_cfg,

+		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp1_cfg),

+	},

+	{

+		/* P0 3200mts 2D */

+		.drate = 3200,

+		.fw_type = FW_2D_IMAGE,

+		.fsp_cfg = ddr_fsp0_2d_cfg,

+		.fsp_cfg_num = ARRAY_SIZE(ddr_fsp0_2d_cfg),

+	},

+};

+

+/* ddr timing config params */
+struct dram_timing_info dram_timing = {
+	.ddrc_cfg = ddr_ddrc_cfg,
+	.ddrc_cfg_num = ARRAY_SIZE(ddr_ddrc_cfg),
+	.ddrphy_cfg = ddr_ddrphy_cfg,
+	.ddrphy_cfg_num = ARRAY_SIZE(ddr_ddrphy_cfg),
+	.fsp_msg = ddr_dram_fsp_msg,
+	.fsp_msg_num = ARRAY_SIZE(ddr_dram_fsp_msg),
+	.ddrphy_trained_csr = ddr_ddrphy_trained_csr,
+	.ddrphy_trained_csr_num = ARRAY_SIZE(ddr_ddrphy_trained_csr),
+	.ddrphy_pie = ddr_phy_pie,
+	.ddrphy_pie_num = ARRAY_SIZE(ddr_phy_pie),
+	.fsp_table = { 3200, 667, },

+};

+

diff --git a/board/freescale/imx8mq_phanbell/imx8mq_phanbell.c b/board/freescale/imx8mq_phanbell/imx8mq_phanbell.c
new file mode 100644
index 0000000..eeba630
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/imx8mq_phanbell.c
@@ -0,0 +1,274 @@
+/*
+ * Copyright 2016 Freescale Semiconductor, Inc.
+ * Copyright 2017 NXP
+ *
+ * SPDX-License-Identifier:	GPL-2.0+
+ */
+
+#include <common.h>
+#include <malloc.h>
+#include <errno.h>
+#include <asm/io.h>
+#include <miiphy.h>
+#include <netdev.h>
+#include <asm/mach-imx/iomux-v3.h>
+#include <asm/mach-imx/boot_mode.h>
+#include <asm-generic/gpio.h>
+#include <fsl_esdhc.h>
+#include <mmc.h>
+#include <asm/arch/imx8mq_pins.h>
+#include <asm/arch/sys_proto.h>
+#include <asm/mach-imx/gpio.h>
+#include <asm/mach-imx/mxc_i2c.h>
+#include <asm/arch/clock.h>
+#include <spl.h>
+#include <power/pmic.h>
+#include <usb.h>
+#include <dwc3-uboot.h>
+
+DECLARE_GLOBAL_DATA_PTR;
+
+#define QSPI_PAD_CTRL	(PAD_CTL_DSE2 | PAD_CTL_HYS)
+
+#define UART_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_FSEL1)
+
+#define WDOG_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE)
+
+static iomux_v3_cfg_t const wdog_pads[] = {
+	IMX8MQ_PAD_GPIO1_IO02__WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
+};
+
+#ifdef CONFIG_FSL_QSPI
+static iomux_v3_cfg_t const qspi_pads[] = {
+	IMX8MQ_PAD_NAND_ALE__QSPI_A_SCLK | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+	IMX8MQ_PAD_NAND_CE0_B__QSPI_A_SS0_B | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+
+	IMX8MQ_PAD_NAND_DATA00__QSPI_A_DATA0 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+	IMX8MQ_PAD_NAND_DATA01__QSPI_A_DATA1 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+	IMX8MQ_PAD_NAND_DATA02__QSPI_A_DATA2 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+	IMX8MQ_PAD_NAND_DATA03__QSPI_A_DATA3 | MUX_PAD_CTRL(QSPI_PAD_CTRL),
+};
+
+int board_qspi_init(void)
+{
+	imx_iomux_v3_setup_multiple_pads(qspi_pads, ARRAY_SIZE(qspi_pads));
+
+	set_clk_qspi();
+
+	return 0;
+}
+#endif
+
+static iomux_v3_cfg_t const uart_pads[] = {
+	IMX8MQ_PAD_UART1_RXD__UART1_RX | MUX_PAD_CTRL(UART_PAD_CTRL),
+	IMX8MQ_PAD_UART1_TXD__UART1_TX | MUX_PAD_CTRL(UART_PAD_CTRL),
+};
+
+int board_early_init_f(void)
+{
+	struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
+
+	imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
+
+	set_wdog_reset(wdog);
+
+	imx_iomux_v3_setup_multiple_pads(uart_pads, ARRAY_SIZE(uart_pads));
+
+	return 0;
+}
+
+#ifdef CONFIG_BOARD_POSTCLK_INIT
+int board_postclk_init(void)
+{
+	/* TODO */
+	return 0;
+}
+#endif
+
+int dram_init(void)
+{
+	/* rom_pointer[1] contains the size of TEE occupies */
+  // need to call function to get ram size
+	if (rom_pointer[1])
+		gd->ram_size = PHYS_SDRAM_SIZE - rom_pointer[1];
+	else
+		gd->ram_size = PHYS_SDRAM_SIZE;
+
+	return 0;
+}
+
+#ifdef CONFIG_OF_BOARD_SETUP
+int ft_board_setup(void *blob, bd_t *bd)
+{
+	return 0;
+}
+#endif
+
+#ifdef CONFIG_FEC_MXC
+#define FEC_RST_PAD IMX_GPIO_NR(1, 9)
+static iomux_v3_cfg_t const fec1_rst_pads[] = {
+	IMX8MQ_PAD_GPIO1_IO09__GPIO1_IO9 | MUX_PAD_CTRL(NO_PAD_CTRL),
+};
+
+static void setup_iomux_fec(void)
+{
+	imx_iomux_v3_setup_multiple_pads(fec1_rst_pads, ARRAY_SIZE(fec1_rst_pads));
+
+	gpio_request(IMX_GPIO_NR(1, 9), "fec1_rst");
+	gpio_direction_output(IMX_GPIO_NR(1, 9), 0);
+	udelay(500);
+	gpio_direction_output(IMX_GPIO_NR(1, 9), 1);
+}
+
+static int setup_fec(void)
+{
+	struct iomuxc_gpr_base_regs *gpr =
+		(struct iomuxc_gpr_base_regs *)IOMUXC_GPR_BASE_ADDR;
+
+	setup_iomux_fec();
+
+	/* Use 125M anatop REF_CLK1 for ENET1, not from external */
+	clrsetbits_le32(&gpr->gpr[1],
+			IOMUXC_GPR_GPR1_GPR_ENET1_TX_CLK_SEL_MASK, 0);
+	return set_clk_enet(ENET_125MHZ);
+}
+
+
+int board_phy_config(struct phy_device *phydev)
+{
+	/* enable rgmii rxc skew and phy mode select to RGMII copper */
+	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x1f);
+	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x8);
+
+	phy_write(phydev, MDIO_DEVAD_NONE, 0x1d, 0x05);
+	phy_write(phydev, MDIO_DEVAD_NONE, 0x1e, 0x100);
+
+	if (phydev->drv->config)
+		phydev->drv->config(phydev);
+	return 0;
+}
+#endif
+
+#ifdef CONFIG_USB_DWC3
+
+#define USB_PHY_CTRL0			0xF0040
+#define USB_PHY_CTRL0_REF_SSP_EN	BIT(2)
+
+#define USB_PHY_CTRL1			0xF0044
+#define USB_PHY_CTRL1_RESET		BIT(0)
+#define USB_PHY_CTRL1_COMMONONN		BIT(1)
+#define USB_PHY_CTRL1_ATERESET		BIT(3)
+#define USB_PHY_CTRL1_VDATSRCENB0	BIT(19)
+#define USB_PHY_CTRL1_VDATDETENB0	BIT(20)
+
+#define USB_PHY_CTRL2			0xF0048
+#define USB_PHY_CTRL2_TXENABLEN0	BIT(8)
+
+static struct dwc3_device dwc3_device_data = {
+	.maximum_speed = USB_SPEED_SUPER,
+	.base = USB1_BASE_ADDR,
+	.dr_mode = USB_DR_MODE_PERIPHERAL,
+	.index = 0,
+	.power_down_scale = 2,
+};
+
+int usb_gadget_handle_interrupts(void)
+{
+	dwc3_uboot_handle_interrupt(0);
+	return 0;
+}
+
+static void dwc3_nxp_usb_phy_init(struct dwc3_device *dwc3)
+{
+	u32 RegData;
+
+	RegData = readl(dwc3->base + USB_PHY_CTRL1);
+	RegData &= ~(USB_PHY_CTRL1_VDATSRCENB0 | USB_PHY_CTRL1_VDATDETENB0 |
+			USB_PHY_CTRL1_COMMONONN);
+	RegData |= USB_PHY_CTRL1_RESET | USB_PHY_CTRL1_ATERESET;
+	writel(RegData, dwc3->base + USB_PHY_CTRL1);
+
+	RegData = readl(dwc3->base + USB_PHY_CTRL0);
+	RegData |= USB_PHY_CTRL0_REF_SSP_EN;
+	writel(RegData, dwc3->base + USB_PHY_CTRL0);
+
+	RegData = readl(dwc3->base + USB_PHY_CTRL2);
+	RegData |= USB_PHY_CTRL2_TXENABLEN0;
+	writel(RegData, dwc3->base + USB_PHY_CTRL2);
+
+	RegData = readl(dwc3->base + USB_PHY_CTRL1);
+	RegData &= ~(USB_PHY_CTRL1_RESET | USB_PHY_CTRL1_ATERESET);
+	writel(RegData, dwc3->base + USB_PHY_CTRL1);
+}
+#endif
+
+#if defined(CONFIG_USB_DWC3) || defined(CONFIG_USB_XHCI_IMX8M)
+int board_usb_init(int index, enum usb_init_type init)
+{
+	imx8m_usb_power(index, true);
+
+	if (index == 0 && init == USB_INIT_DEVICE) {
+		dwc3_nxp_usb_phy_init(&dwc3_device_data);
+		return dwc3_uboot_init(&dwc3_device_data);
+	}
+
+	return 0;
+}
+
+int board_usb_cleanup(int index, enum usb_init_type init)
+{
+	if (index == 0 && init == USB_INIT_DEVICE) {
+		dwc3_uboot_exit(index);
+	}
+
+	imx8m_usb_power(index, false);
+
+	return 0;
+}
+#endif
+
+int board_init(void)
+{
+	board_qspi_init();
+
+#ifdef CONFIG_FEC_MXC
+	setup_fec();
+#endif
+
+	return 0;
+}
+
+int board_mmc_get_env_dev(int devno)
+{
+	return devno;
+}
+
+int board_late_init(void)
+{
+#ifdef CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
+	setenv("board_name", "Phanbell");
+	setenv("board_rev", "iMX8MQ");
+#endif
+
+	static char bootdev[32];
+	static char bootcmd[128];
+	snprintf(bootdev, sizeof(bootdev), "%d", mmc_get_env_dev());
+	env_set("bootdev", bootdev);
+	snprintf(bootcmd, sizeof(bootcmd), "ext2load mmc %d:1 ${loadaddr} boot.scr; source; boota mmc0 boot_a", mmc_get_env_dev());
+	env_set("bootcmd", bootcmd);
+
+#ifdef CONFIG_ENV_IS_IN_MMC
+	board_late_mmc_env_init();
+#endif
+
+	return 0;
+}
+
+#ifdef CONFIG_FSL_FASTBOOT
+#ifdef CONFIG_ANDROID_RECOVERY
+int is_recovery_key_pressing(void)
+{
+	return 0; /*TODO*/
+}
+#endif /*CONFIG_ANDROID_RECOVERY*/
+#endif /*CONFIG_FSL_FASTBOOT*/
diff --git a/board/freescale/imx8mq_phanbell/spl.c b/board/freescale/imx8mq_phanbell/spl.c
new file mode 100644
index 0000000..b389411
--- /dev/null
+++ b/board/freescale/imx8mq_phanbell/spl.c
@@ -0,0 +1,242 @@
+/*
+ * Copyright 2017 NXP
+ *
+ * SPDX-License-Identifier:	GPL-2.0+
+ */
+
+#include <common.h>
+#include <spl.h>
+#include <asm/io.h>
+#include <errno.h>
+#include <asm/io.h>
+#include <asm/mach-imx/iomux-v3.h>
+//#include <asm/arch/ddr_memory_map.h>
+#include <asm/arch/ddr.h>
+#include <asm/arch/imx8mq_pins.h>
+#include <asm/arch/sys_proto.h>
+#include <power/pmic.h>
+#include <power/bd71837.h>
+#include <asm/arch/clock.h>
+#include <asm/mach-imx/gpio.h>
+#include <asm/mach-imx/mxc_i2c.h>
+#include <fsl_esdhc.h>
+#include <mmc.h>
+#include "board_id.h"
+
+DECLARE_GLOBAL_DATA_PTR;
+
+void spl_dram_init(void)
+{
+	const int board_id = get_board_id();
+	printf("Board id: %i\n", board_id);
+	/* ddr init */
+	ddr_init(&dram_timing);
+}
+
+#define I2C_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE)
+#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
+struct i2c_pads_info i2c_pad_info1 = {
+	.scl = {
+		.i2c_mode = IMX8MQ_PAD_I2C1_SCL__I2C1_SCL | PC,
+		.gpio_mode = IMX8MQ_PAD_I2C1_SCL__GPIO5_IO14 | PC,
+		.gp = IMX_GPIO_NR(5, 14),
+	},
+	.sda = {
+		.i2c_mode = IMX8MQ_PAD_I2C1_SDA__I2C1_SDA | PC,
+		.gpio_mode = IMX8MQ_PAD_I2C1_SDA__GPIO5_IO15 | PC,
+		.gp = IMX_GPIO_NR(5, 15),
+	},
+};
+
+#define USDHC2_CD_GPIO	IMX_GPIO_NR(2, 12)
+#define USDHC1_PWR_GPIO IMX_GPIO_NR(2, 10)
+#define USDHC2_PWR_GPIO IMX_GPIO_NR(2, 19)
+
+int board_mmc_getcd(struct mmc *mmc)
+{
+	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
+	int ret = 0;
+
+	switch (cfg->esdhc_base) {
+	case USDHC1_BASE_ADDR:
+		ret = 1;
+		break;
+	case USDHC2_BASE_ADDR:
+		ret = !gpio_get_value(USDHC2_CD_GPIO);
+		return ret;
+	}
+
+	return 1;
+}
+
+#define USDHC_PAD_CTRL	(PAD_CTL_DSE6 | PAD_CTL_HYS | PAD_CTL_PUE | \
+			 PAD_CTL_FSEL2)
+#define USDHC_GPIO_PAD_CTRL (PAD_CTL_PUE | PAD_CTL_DSE1)
+
+static iomux_v3_cfg_t const usdhc1_pads[] = {
+	IMX8MQ_PAD_SD1_CLK__USDHC1_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_CMD__USDHC1_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA0__USDHC1_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA1__USDHC1_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA2__USDHC1_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA3__USDHC1_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA4__USDHC1_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA5__USDHC1_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA6__USDHC1_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_DATA7__USDHC1_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
+	IMX8MQ_PAD_SD1_RESET_B__GPIO2_IO10 | MUX_PAD_CTRL(NO_PAD_CTRL),
+};
+
+static iomux_v3_cfg_t const usdhc2_pads[] = {
+	IMX8MQ_PAD_SD2_CLK__USDHC2_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0xd6 */
+	IMX8MQ_PAD_SD2_CMD__USDHC2_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0xd6 */
+	IMX8MQ_PAD_SD2_DATA0__USDHC2_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0xd6 */
+	IMX8MQ_PAD_SD2_DATA1__USDHC2_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0xd6 */
+	IMX8MQ_PAD_SD2_DATA2__USDHC2_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0x16 */
+	IMX8MQ_PAD_SD2_DATA3__USDHC2_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL), /* 0xd6 */
+	IMX8MQ_PAD_SD2_CD_B__GPIO2_IO12 | MUX_PAD_CTRL(USDHC_GPIO_PAD_CTRL),
+	IMX8MQ_PAD_SD2_RESET_B__GPIO2_IO19 | MUX_PAD_CTRL(USDHC_GPIO_PAD_CTRL),
+};
+
+static struct fsl_esdhc_cfg usdhc_cfg[2] = {
+	{USDHC1_BASE_ADDR, 0, 8},
+	{USDHC2_BASE_ADDR, 0, 4},
+};
+
+int board_mmc_init(bd_t *bis)
+{
+	int i, ret;
+	/*
+	 * According to the board_mmc_init() the following map is done:
+	 * (U-Boot device node)    (Physical Port)
+	 * mmc0                    USDHC1
+	 * mmc1                    USDHC2
+	 */
+	for (i = 0; i < CONFIG_SYS_FSL_USDHC_NUM; i++) {
+		switch (i) {
+		case 0:
+			usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK);
+			imx_iomux_v3_setup_multiple_pads(
+				usdhc1_pads, ARRAY_SIZE(usdhc1_pads));
+			gpio_request(USDHC1_PWR_GPIO, "usdhc1_reset");
+			gpio_direction_output(USDHC1_PWR_GPIO, 0);
+			udelay(500);
+			gpio_direction_output(USDHC1_PWR_GPIO, 1);
+			break;
+		case 1:
+			usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC2_CLK);
+			imx_iomux_v3_setup_multiple_pads(
+				usdhc2_pads, ARRAY_SIZE(usdhc2_pads));
+			gpio_request(USDHC2_PWR_GPIO, "usdhc2_reset");
+			gpio_direction_output(USDHC2_PWR_GPIO, 0);
+			udelay(500);
+			gpio_direction_output(USDHC2_PWR_GPIO, 1);
+			break;
+		default:
+			printf("Warning: you configured more USDHC controllers"
+				"(%d) than supported by the board\n", i + 1);
+			return -EINVAL;
+		}
+
+		ret = fsl_esdhc_initialize(bis, &usdhc_cfg[i]);
+		if (ret)
+			return ret;
+	}
+
+	return 0;
+}
+
+#ifdef CONFIG_POWER
+#define I2C_PMIC	0
+int power_init_board(void)
+{
+	struct pmic *p;
+	int ret;
+	unsigned int reg;
+
+	ret = power_bd71837_init(I2C_PMIC);
+	if (ret)
+		printf("power init failed");
+
+	p = pmic_get("BD71837");
+	pmic_probe(p);
+
+	/* Unlock reg */
+	pmic_reg_write(p, BD71837_REGLOCK, 0x1);
+
+	/* Set BUCK5 output for DRAM to 1.0V */
+	/* 0.70,0.80,0.90,1.00, 1.05,1.10,1.20,1.35 */
+	pmic_reg_write(p, BD71837_BUCK5_VOLT, 0x3);
+
+	/* Set BUCK3 output for VDD_GPU_0V9 to 0.90V */
+	/* 0.7-1.3 (10mVstep) */
+	pmic_reg_write(p, BD71837_BUCK3_VOLT_RUN, 0x14);
+
+	/* Set BUCK4 output for VDD_VPU_0V9 to 0.90V */
+	/* 0.7-1.3 (10mVstep) */
+	pmic_reg_write(p, BD71837_BUCK4_VOLT_RUN, 0x14);
+
+	/* Set BUCK2 output for VDD_ARM_0V9 to 0.90V */
+	/* 0.7-1.3 (10mVstep) */
+	pmic_reg_write(p, BD71837_BUCK2_VOLT_RUN, 0x14);
+
+	/* Set BUCK1 output for VDD_SOC_0V9 to 0.90V */
+	/* 0.7-1.3 (10mVstep) */
+	pmic_reg_write(p, BD71837_BUCK1_VOLT_RUN, 0x14);
+
+	/* lock the PMIC regs */
+	pmic_reg_write(p, BD71837_REGLOCK, 0x11);
+
+	return 0;
+}
+#endif
+void spl_board_init(void)
+{
+	enable_tzc380();
+
+	/* Adjust pmic voltage to 1.0V for 800M */
+	setup_i2c(0, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
+
+	power_init_board();
+
+	/* DDR initialization */
+	spl_dram_init();
+
+	/* Serial download mode */
+	if (is_usb_boot()) {
+		puts("Back to ROM, SDP\n");
+		restore_boot_params();
+	}
+	puts("Normal Boot\n");
+}
+
+#ifdef CONFIG_SPL_LOAD_FIT
+int board_fit_config_name_match(const char *name)
+{
+	/* Just empty function now - can't decide what to choose */
+	debug("%s: %s\n", __func__, name);
+
+	return 0;
+}
+#endif
+
+void board_init_f(ulong dummy)
+{
+	/* Clear global data */
+	memset((void *)gd, 0, sizeof(gd_t));
+
+	arch_cpu_init();
+
+	init_uart_clk(0);
+
+	board_early_init_f();
+
+	timer_init();
+
+	preloader_console_init();
+
+	/* Clear the BSS. */
+	memset(__bss_start, 0, __bss_end - __bss_start);
+
+	board_init_r(NULL, 0);
+}
diff --git a/configs/imx8mq_phanbell_defconfig b/configs/imx8mq_phanbell_defconfig
new file mode 100644
index 0000000..4e3b6a6
--- /dev/null
+++ b/configs/imx8mq_phanbell_defconfig
@@ -0,0 +1,85 @@
+CONFIG_ARM=y
+CONFIG_ARCH_IMX8M=y
+CONFIG_SYS_TEXT_BASE=0x40200000
+CONFIG_SYS_MALLOC_F_LEN=0x2000
+CONFIG_TARGET_IMX8MQ_PHANBELL=y
+CONFIG_SPL_SERIAL_SUPPORT=y
+CONFIG_ARCH_MISC_INIT=y
+CONFIG_SPL=y
+CONFIG_FIT=y
+CONFIG_FIT_EXTERNAL_OFFSET=0x3000
+CONFIG_SPL_LOAD_FIT=y
+CONFIG_SPL_FIT_GENERATOR="arch/arm/mach-imx/mkimage_fit_atf.sh"
+CONFIG_SYS_EXTRA_OPTIONS="IMX_CONFIG=arch/arm/mach-imx/imx8m/imximage.cfg"
+CONFIG_SPL_BOARD_INIT=y
+CONFIG_HUSH_PARSER=y
+CONFIG_BOOTDELAY=3
+CONFIG_CMD_GPIO=y
+CONFIG_CMD_I2C=y
+CONFIG_CMD_CACHE=y
+CONFIG_CMD_REGULATOR=y
+CONFIG_CMD_EXT2=y
+CONFIG_CMD_EXT4=y
+CONFIG_CMD_EXT4_WRITE=y
+CONFIG_CMD_FAT=y
+CONFIG_CMD_MEMTEST=y
+CONFIG_OF_CONTROL=y
+CONFIG_DEFAULT_DEVICE_TREE="fsl-imx8mq-phanbell"
+CONFIG_ENV_IS_IN_MMC=y
+CONFIG_SAVED_DRAM_TIMING_BASE=0x40000000
+CONFIG_DM_GPIO=y
+CONFIG_DM_I2C=y
+CONFIG_SYS_I2C_MXC=y
+CONFIG_DM_MMC=y
+CONFIG_DM_ETH=y
+CONFIG_PINCTRL=y
+CONFIG_PINCTRL_IMX8M=y
+CONFIG_DM_REGULATOR=y
+CONFIG_DM_PMIC_BD71837=y
+CONFIG_DM_REGULATOR_FIXED=y
+CONFIG_DM_REGULATOR_GPIO=y
+CONFIG_DM_THERMAL=y
+CONFIG_NXP_TMU=y
+CONFIG_USB=y
+CONFIG_DM_USB=y
+
+CONFIG_SPI=y
+CONFIG_DM_SPI=y
+CONFIG_DM_SPI_FLASH=y
+CONFIG_FSL_QSPI=y
+CONFIG_CMD_SF=y
+CONFIG_SPI_FLASH=y
+CONFIG_SPI_FLASH_STMICRO=y
+CONFIG_SPI_FLASH_BAR=y
+CONFIG_SF_DEFAULT_BUS=0
+CONFIG_SF_DEFAULT_CS=0
+CONFIG_SF_DEFAULT_SPEED=40000000
+CONFIG_SF_DEFAULT_MODE=0
+
+CONFIG_USB_GADGET=y
+CONFIG_FASTBOOT=y
+CONFIG_USB_FUNCTION_FASTBOOT=y
+CONFIG_CMD_FASTBOOT=y
+#CONFIG_ANDROID_BOOT_IMAGE=y
+CONFIG_FASTBOOT_UUU_SUPPORT=y
+CONFIG_FASTBOOT_BUF_ADDR=0x42800000
+CONFIG_FASTBOOT_BUF_SIZE=0x40000000
+CONFIG_FASTBOOT_FLASH=y
+CONFIG_EFI_PARTITION=y
+CONFIG_SDP_LOADADDR=0x40400000
+CONFIG_USB_GADGET_VENDOR_NUM=0x0525
+CONFIG_USB_GADGET_PRODUCT_NUM=0xa4a5
+CONFIG_USB_GADGET_MANUFACTURER="FSL"
+CONFIG_USB_GADGET_DOWNLOAD=y
+CONFIG_SPL_USB_GADGET=y
+CONFIG_SPL_USB_SDP_SUPPORT=y
+CONFIG_USB_XHCI_HCD=y
+CONFIG_USB_XHCI_IMX8M=y
+CONFIG_USB_XHCI_DWC3=y
+CONFIG_USB_DWC3=y
+CONFIG_USB_DWC3_GADGET=y
+CONFIG_FASTBOOT=y
+CONFIG_CMD_FASTBOOT=y
+CONFIG_ZIRCON_BOOT_IMAGE=y
+CONFIG_SD_BOOT=y
+CONFIG_CMD_IMPORTENV=y
diff --git a/drivers/power/pmic/Kconfig b/drivers/power/pmic/Kconfig
index e8246d2..788ea36 100644
--- a/drivers/power/pmic/Kconfig
+++ b/drivers/power/pmic/Kconfig
@@ -69,6 +69,13 @@
 	  This config enables implementation of driver-model pmic uclass features
 	  for PMIC BD71837. The driver implements read/write operations.
 
+config DM_PMIC_BD71837
+	bool "Enable Driver Model for PMIC BD71837"
+	depends on DM_PMIC
+	---help---
+	This config enables implementation of driver-model pmic uclass features
+	for PMIC BD71837. The driver implements read/write operations.
+
 config DM_PMIC_PFUZE100
 	bool "Enable Driver Model for PMIC PFUZE100"
 	depends on DM_PMIC
diff --git a/include/configs/imx8mq_phanbell.h b/include/configs/imx8mq_phanbell.h
new file mode 100644
index 0000000..ef63b66
--- /dev/null
+++ b/include/configs/imx8mq_phanbell.h
@@ -0,0 +1,292 @@
+/* SPDX-License-Identifier: GPL-2.0+ */
+/*
+ * Copyright 2018 NXP
+ */
+
+#ifndef __IMX8M_PHANBELL_
+#define __IMX8M_PHANBELL_
+
+#include <linux/sizes.h>
+#include <asm/arch/imx-regs.h>
+#include "imx_env.h"
+
+#ifdef CONFIG_SECURE_BOOT
+#define CONFIG_CSF_SIZE			0x2000 /* 8K region */
+#endif
+
+#define CONFIG_SPL_TEXT_BASE		0x7E1000
+#define CONFIG_SPL_MAX_SIZE		(148 * 1024)
+#define CONFIG_SYS_MONITOR_LEN		(512 * 1024)
+#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
+#define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR	0x300
+#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION	1
+
+#ifdef CONFIG_SPL_BUILD
+/*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
+#define CONFIG_SPL_WATCHDOG_SUPPORT
+#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
+#define CONFIG_SPL_POWER_SUPPORT
+#define CONFIG_SPL_I2C_SUPPORT
+#define CONFIG_SPL_LDSCRIPT		"arch/arm/cpu/armv8/u-boot-spl.lds"
+#define CONFIG_SPL_STACK		0x187FF0
+#define CONFIG_SPL_LIBCOMMON_SUPPORT
+#define CONFIG_SPL_LIBGENERIC_SUPPORT
+#define CONFIG_SPL_SERIAL_SUPPORT
+#define CONFIG_SPL_GPIO_SUPPORT
+#define CONFIG_SPL_MMC_SUPPORT
+#define CONFIG_SPL_BSS_START_ADDR      0x00180000
+#define CONFIG_SPL_BSS_MAX_SIZE        0x2000	/* 8 KB */
+#define CONFIG_SYS_SPL_MALLOC_START    0x00182000
+#define CONFIG_SYS_SPL_MALLOC_SIZE    0x2000	/* 8 KB */
+#define CONFIG_SYS_ICACHE_OFF
+#define CONFIG_SYS_DCACHE_OFF
+
+/* malloc f used before GD_FLG_FULL_MALLOC_INIT set */
+#define CONFIG_MALLOC_F_ADDR		0x182000
+/* For RAW image gives a error info not panic */
+#define CONFIG_SPL_ABORT_ON_RAW_IMAGE
+
+#undef CONFIG_DM_MMC
+#undef CONFIG_DM_PMIC
+#undef CONFIG_DM_PMIC_PFUZE100
+
+#define CONFIG_SYS_I2C
+#define CONFIG_SYS_I2C_MXC_I2C1		/* enable I2C bus 1 */
+#define CONFIG_SYS_I2C_MXC_I2C2		/* enable I2C bus 2 */
+#define CONFIG_SYS_I2C_MXC_I2C3		/* enable I2C bus 3 */
+
+#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
+
+#define CONFIG_POWER
+#define CONFIG_POWER_I2C
+#define CONFIG_POWER_BD71837
+#endif
+
+#define CONFIG_REMAKE_ELF
+
+#define CONFIG_BOARD_EARLY_INIT_F
+#define CONFIG_BOARD_LATE_INIT
+
+#undef CONFIG_CMD_EXPORTENV
+#undef CONFIG_CMD_IMLS
+
+#undef CONFIG_CMD_CRC32
+#undef CONFIG_BOOTM_NETBSD
+
+/* ENET Config */
+/* ENET1 */
+#if defined(CONFIG_CMD_NET)
+#define CONFIG_CMD_PING
+#define CONFIG_CMD_DHCP
+#define CONFIG_CMD_MII
+#define CONFIG_MII
+#define CONFIG_ETHPRIME                 "FEC"
+
+#define CONFIG_FEC_MXC
+#define CONFIG_FEC_XCV_TYPE             RGMII
+#define CONFIG_FEC_MXC_PHYADDR          0
+#define FEC_QUIRK_ENET_MAC
+
+#define CONFIG_PHY_GIGE
+#define IMX_FEC_BASE			0x30BE0000
+
+#define CONFIG_PHYLIB
+#define CONFIG_PHY_ATHEROS
+#endif
+
+/*
+ * Another approach is add the clocks for inmates into clks_init_on
+ * in clk-imx8mq.c, then clk_ingore_unused could be removed.
+ */
+#define JAILHOUSE_ENV \
+	"jh_clk= \0 " \
+	"jh_mmcboot=setenv fdt_file fsl-imx8mq-phanbell.dtb; " \
+		"setenv jh_clk clk_ignore_unused; " \
+			   "if run loadimage; then " \
+				   "run mmcboot; " \
+			   "else run jh_netboot; fi; \0" \
+	"jh_netboot=setenv fdt_file fsl-imx8mq-phanbell.dtb; setenv jh_clk clk_ignore_unused; run netboot; \0 "
+
+#define CONFIG_MFG_ENV_SETTINGS \
+	CONFIG_MFG_ENV_SETTINGS_DEFAULT \
+	"initrd_addr=0x43800000\0" \
+	"initrd_high=0xffffffffffffffff\0" \
+	"emmc_dev=0\0"\
+	"sd_dev=1\0" \
+
+/* Initial environment variables */
+#define CONFIG_EXTRA_ENV_SETTINGS		\
+	CONFIG_MFG_ENV_SETTINGS \
+	"script=boot.scr\0" \
+	"image=Image\0" \
+	"console=ttymxc0,115200 earlycon=ec_imx6q,0x30860000,115200\0" \
+	"fdt_addr=0x43000000\0"			\
+	"fdt_high=0xffffffffffffffff\0"		\
+	"boot_fdt=try\0" \
+	"fdt_file=fsl-imx8mq-phanbell.dtb\0" \
+	"initrd_addr=0x43800000\0"		\
+	"initrd_high=0xffffffffffffffff\0" \
+	"mmcdev="__stringify(CONFIG_SYS_MMC_ENV_DEV)"\0" \
+	"mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
+	"mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
+	"mmcautodetect=yes\0" \
+	"mmcargs=setenv bootargs ${jh_clk} console=${console} root=${mmcroot}\0 " \
+	"loadbootscript=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${script};\0" \
+	"bootscript=echo Running bootscript from mmc ...; " \
+		"source\0" \
+	"loadimage=fatload mmc ${mmcdev}:${mmcpart} ${loadaddr} ${image}\0" \
+	"loadfdt=fatload mmc ${mmcdev}:${mmcpart} ${fdt_addr} ${fdt_file}\0" \
+	"mmcboot=echo Booting from mmc ...; " \
+		"run mmcargs; " \
+		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
+			"if run loadfdt; then " \
+				"booti ${loadaddr} - ${fdt_addr}; " \
+			"else " \
+				"echo WARN: Cannot load the DT; " \
+			"fi; " \
+		"else " \
+			"echo wait for boot; " \
+		"fi;\0" \
+	"netargs=setenv bootargs ${jh_clk} console=${console} " \
+		"root=/dev/nfs " \
+		"ip=dhcp nfsroot=${serverip}:${nfsroot},v3,tcp\0" \
+	"netboot=echo Booting from net ...; " \
+		"run netargs;  " \
+		"if test ${ip_dyn} = yes; then " \
+			"setenv get_cmd dhcp; " \
+		"else " \
+			"setenv get_cmd tftp; " \
+		"fi; " \
+		"${get_cmd} ${loadaddr} ${image}; " \
+		"if test ${boot_fdt} = yes || test ${boot_fdt} = try; then " \
+			"if ${get_cmd} ${fdt_addr} ${fdt_file}; then " \
+				"booti ${loadaddr} - ${fdt_addr}; " \
+			"else " \
+				"echo WARN: Cannot load the DT; " \
+			"fi; " \
+		"else " \
+			"booti; " \
+		"fi;\0"
+
+#define CONFIG_BOOTCOMMAND \
+	   "mmc dev ${mmcdev}; if mmc rescan; then " \
+		   "if run loadbootscript; then " \
+			   "run bootscript; " \
+		   "else " \
+			   "if run loadimage; then " \
+				   "run mmcboot; " \
+			   "else run netboot; " \
+			   "fi; " \
+		   "fi; " \
+	   "else booti ${loadaddr} - ${fdt_addr}; fi"
+
+/* Link Definitions */
+#define CONFIG_LOADADDR			0x40480000
+
+#define CONFIG_SYS_LOAD_ADDR           CONFIG_LOADADDR
+
+#define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
+#define CONFIG_SYS_INIT_RAM_SIZE        0x80000
+#define CONFIG_SYS_INIT_SP_OFFSET \
+	(CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
+#define CONFIG_SYS_INIT_SP_ADDR \
+	(CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
+
+#define CONFIG_ENV_OVERWRITE
+#define CONFIG_ENV_OFFSET               (64 * SZ_64K)
+#define CONFIG_ENV_SIZE			0x1000
+#define CONFIG_SYS_MMC_ENV_DEV		0   /* USDHC2 */
+#define CONFIG_MMCROOT			"/dev/mmcblk1p2"  /* USDHC2 */
+
+/* Size of malloc() pool */
+#define CONFIG_SYS_MALLOC_LEN		((CONFIG_ENV_SIZE + (2 * 1024)) * 1024)
+
+/* These settings are only used internally within u-boot, so we're setting
+ * PHYS_SDRAM_SIZE to 1 GB so that it works on all of our boards. u-boot
+ * doesn't need more so should be just fine.
+ */
+#define CONFIG_SYS_SDRAM_BASE           0x40000000
+#define PHYS_SDRAM                      0x40000000
+#define PHYS_SDRAM_SIZE			0x40000000
+
+#define CONFIG_SYS_MEMTEST_START	PHYS_SDRAM
+#define CONFIG_SYS_MEMTEST_END		(CONFIG_SYS_MEMTEST_START + \
+					(PHYS_SDRAM_SIZE >> 1))
+
+#define CONFIG_BAUDRATE			115200
+
+#define CONFIG_MXC_UART
+#define CONFIG_MXC_UART_BASE		UART1_BASE_ADDR
+
+/* Monitor Command Prompt */
+#undef CONFIG_SYS_PROMPT
+#define CONFIG_SYS_PROMPT		"u-boot=> "
+#define CONFIG_SYS_PROMPT_HUSH_PS2	"> "
+#define CONFIG_SYS_CBSIZE		1024
+#define CONFIG_SYS_MAXARGS		64
+#define CONFIG_SYS_BARGSIZE		CONFIG_SYS_CBSIZE
+#define CONFIG_SYS_PBSIZE		(CONFIG_SYS_CBSIZE + \
+					sizeof(CONFIG_SYS_PROMPT) + 16)
+
+#define CONFIG_IMX_BOOTAUX
+
+#define CONFIG_CMD_MMC
+#define CONFIG_FSL_ESDHC
+#define CONFIG_FSL_USDHC
+
+#define CONFIG_SYS_FSL_USDHC_NUM	2
+#define CONFIG_SYS_FSL_ESDHC_ADDR       0
+
+#define CONFIG_SUPPORT_EMMC_BOOT	/* eMMC specific */
+#define CONFIG_SYS_MMC_IMG_LOAD_PART	1
+
+#ifdef CONFIG_FSL_QSPI
+#define FSL_QSPI_FLASH_SIZE		(SZ_32M)
+#define FSL_QSPI_FLASH_NUM		1
+#endif
+
+#define CONFIG_MXC_GPIO
+
+#define CONFIG_MXC_OCOTP
+#define CONFIG_CMD_FUSE
+
+/* I2C Configs */
+#define CONFIG_SYS_I2C_SPEED		  100000
+
+/* USB configs */
+#ifndef CONFIG_SPL_BUILD
+#define CONFIG_CMD_USB
+#define CONFIG_USB_STORAGE
+
+#define CONFIG_CMD_USB_MASS_STORAGE
+#define CONFIG_USB_GADGET_MASS_STORAGE
+#define CONFIG_USB_FUNCTION_MASS_STORAGE
+
+#define CONFIG_CMD_READ
+
+#endif
+
+#define CONFIG_SERIAL_TAG
+#define CONFIG_FASTBOOT_USB_DEV 0
+
+
+#define CONFIG_USB_MAX_CONTROLLER_COUNT         1
+
+#define CONFIG_USBD_HS
+#define CONFIG_USB_GADGET_VBUS_DRAW 2
+
+#define CONFIG_OF_SYSTEM_SETUP
+
+#ifndef CONFIG_SPL_BUILD
+#define CONFIG_DM_PMIC
+#endif
+
+#undef CONFIG_EXTRA_ENV_SETTINGS
+#undef CONFIG_BOOTCOMMAND
+
+#define CONFIG_EXTRA_ENV_SETTINGS		\
+	"splashpos=m,m\0"			\
+	"fdt_high=0xffffffffffffffff\0"		\
+	"initrd_high=0xffffffffffffffff\0"	\
+	
+#endif
diff --git a/include/fb_fsl.h b/include/fb_fsl.h
index 19f6d0d..a5a1dc9 100644
--- a/include/fb_fsl.h
+++ b/include/fb_fsl.h
@@ -75,7 +75,11 @@
 #define FASTBOOT_PARTITION_SYSTEM "system"
 #define FASTBOOT_PARTITION_CACHE "cache"
 #define FASTBOOT_PARTITION_DEVICE "device"
+#ifdef CONFIG_TARGET_IMX8MQ_PHANBELL
+#define FASTBOOT_PARTITION_BOOTLOADER "bootloader0"
+#else
 #define FASTBOOT_PARTITION_BOOTLOADER "bootloader"
+#endif
 #define FASTBOOT_PARTITION_DATA "userdata"
 #define FASTBOOT_PARTITION_GPT "gpt"
 #define FASTBOOT_PARTITION_MISC "misc"