| /* |
| * Copyright (c) 2013-2019, ARM Limited and Contributors. All rights reserved. |
| * |
| * SPDX-License-Identifier: BSD-3-Clause |
| */ |
| |
| #include <common/tbbr/tbbr_img_def.h> |
| #include <drivers/arm/smmu_v3.h> |
| #include <drivers/arm/sp805.h> |
| #include <plat/arm/common/arm_config.h> |
| #include <plat/arm/common/plat_arm.h> |
| #include <plat/arm/common/arm_def.h> |
| #include <plat/common/platform.h> |
| #include "fvp_private.h" |
| |
| /******************************************************************************* |
| * Perform any BL1 specific platform actions. |
| ******************************************************************************/ |
| void bl1_early_platform_setup(void) |
| { |
| arm_bl1_early_platform_setup(); |
| |
| /* Initialize the platform config for future decision making */ |
| fvp_config_setup(); |
| |
| /* |
| * Initialize Interconnect for this cluster during cold boot. |
| * No need for locks as no other CPU is active. |
| */ |
| fvp_interconnect_init(); |
| /* |
| * Enable coherency in Interconnect for the primary CPU's cluster. |
| */ |
| fvp_interconnect_enable(); |
| } |
| |
| void plat_arm_secure_wdt_start(void) |
| { |
| sp805_start(ARM_SP805_TWDG_BASE, ARM_TWDG_LOAD_VAL); |
| } |
| |
| void plat_arm_secure_wdt_stop(void) |
| { |
| sp805_stop(ARM_SP805_TWDG_BASE); |
| } |
| |
| void bl1_platform_setup(void) |
| { |
| arm_bl1_platform_setup(); |
| |
| /* Initialize System level generic or SP804 timer */ |
| fvp_timer_init(); |
| |
| /* On FVP RevC, initialize SMMUv3 */ |
| if ((arm_config.flags & ARM_CONFIG_FVP_HAS_SMMUV3) != 0U) |
| smmuv3_security_init(PLAT_FVP_SMMUV3_BASE); |
| } |
| |
| __dead2 void bl1_plat_fwu_done(void *client_cookie, void *reserved) |
| { |
| /* Setup the watchdog to reset the system as soon as possible */ |
| sp805_refresh(ARM_SP805_TWDG_BASE, 1U); |
| |
| while (1) |
| wfi(); |
| } |