| /****************************************************************************** |
| * |
| * This file is provided under a dual license. When you use or |
| * distribute this software, you may choose to be licensed under |
| * version 2 of the GNU General Public License ("GPLv2 License") |
| * or BSD License. |
| * |
| * GPLv2 License |
| * |
| * Copyright(C) 2016 MediaTek Inc. |
| * |
| * This program is free software; you can redistribute it and/or modify |
| * it under the terms of version 2 of the GNU General Public License as |
| * published by the Free Software Foundation. |
| * |
| * This program is distributed in the hope that it will be useful, but |
| * WITHOUT ANY WARRANTY; without even the implied warranty of |
| * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. |
| * See http://www.gnu.org/licenses/gpl-2.0.html for more details. |
| * |
| * BSD LICENSE |
| * |
| * Copyright(C) 2016 MediaTek Inc. All rights reserved. |
| * |
| * Redistribution and use in source and binary forms, with or without |
| * modification, are permitted provided that the following conditions |
| * are met: |
| * |
| * * Redistributions of source code must retain the above copyright |
| * notice, this list of conditions and the following disclaimer. |
| * * Redistributions in binary form must reproduce the above copyright |
| * notice, this list of conditions and the following disclaimer in |
| * the documentation and/or other materials provided with the |
| * distribution. |
| * * Neither the name of the copyright holder nor the names of its |
| * contributors may be used to endorse or promote products derived |
| * from this software without specific prior written permission. |
| * |
| * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS |
| * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT |
| * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR |
| * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT |
| * HOLDER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, |
| * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT |
| * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, |
| * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY |
| * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT |
| * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE |
| * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. |
| * |
| *****************************************************************************/ |
| /* |
| ** Id: //Department/DaVinci/BRANCHES/MT6620_WIFI_DRIVER_V2_3/os/linux/hif/ehpi/include/colibri.h#1 |
| */ |
| |
| /*! \file "colibri.h" |
| * \brief This file contains colibri BSP configuration based on eHPI interface |
| * |
| * N/A |
| */ |
| |
| #ifndef _COLIBRI_H |
| #define _COLIBRI_H |
| /******************************************************************************* |
| * C O M P I L E R F L A G S |
| ******************************************************************************** |
| */ |
| |
| /******************************************************************************* |
| * E X T E R N A L R E F E R E N C E S |
| ******************************************************************************** |
| */ |
| |
| #include <linux/version.h> |
| #include <linux/interrupt.h> |
| #include <linux/irq.h> |
| #include <asm/arch/system.h> |
| #include <asm/arch/pxa2xx-gpio.h> |
| |
| /******************************************************************************* |
| * C O N S T A N T S |
| ******************************************************************************** |
| */ |
| |
| #define WLAN_STA_IRQ_GPIO 23 /* use SSP_EXTCLK as interrupt source */ |
| #define WLAN_STA_IRQ IRQ_GPIO(WLAN_STA_IRQ_GPIO) |
| |
| #define MSC_CS(cs, val) ((val)<<(((cs)&1)<<4)) |
| |
| #define MSC_RBUFF_SHIFT 15 |
| #define MSC_RBUFF(x) ((x)<<MSC_RBUFF_SHIFT) |
| #define MSC_RBUFF_SLOW MSC_RBUFF(0) |
| #define MSC_RBUFF_FAST MSC_RBUFF(1) |
| |
| #define MSC_RRR_SHIFT 12 |
| #define MSC_RRR_MASK 0x7UL |
| #define MSC_RRR(x) (((x) & MSC_RRR_MASK) << MSC_RRR_SHIFT) |
| |
| #define MSC_RDN_SHIFT 8 |
| #define MSC_RDN_MASK 0xFUL |
| #define MSC_RDN(x) (((x) & MSC_RDN_MASK) << MSC_RDN_SHIFT) |
| |
| #define MSC_RDF_SHIFT 4 |
| #define MSC_RDF_MASK 0xFUL |
| #define MSC_RDF(x) (((x) & MSC_RDF_MASK) << MSC_RDF_SHIFT) |
| |
| #define MSC_RBW_SHIFT 3 |
| #define MSC_RBW_MASK 0x1UL |
| #define MSC_RBW(x) (((x) & MSC_RBW_MASK) << MSC_RBW_SHIFT) |
| #define MSC_RBW_16 MSC_RBW(1) |
| #define MSC_RBW_32 MSC_RBW(0) |
| |
| #define MSC_RT_SHIFT 0 |
| #define MSC_RT_MASK 0x7UL |
| #define MSC_RT(x) (((x) & MSC_RT_MASK) << MSC_RT_SHIFT) |
| #define MSC_RT_TYPE_0 MSC_RT(0) |
| #define MSC_RT_SRAM MSC_RT(1) |
| #define MSC_RT_TYPE_2 MSC_RT(2) |
| #define MSC_RT_TYPE_3 MSC_RT(3) |
| #define MSC_RT_VLIO MSC_RT(4) |
| |
| #define EHPI_OFFSET_ADDR (8UL) /* connect host a3 to evb a0 */ |
| #define EHPI_OFFSET_DATA (0UL) |
| |
| /* PXA270 specific part -- start */ |
| #ifndef __PXA270__ |
| #define __PXA270__ |
| |
| #define CS0_BASE 0x00000000 |
| #define CS1_BASE 0x04000000 |
| #define CS2_BASE 0x08000000 |
| #define CS3_BASE 0x0C000000 |
| #define CS4_BASE 0x10000000 |
| #define CS5_BASE 0x14000000 |
| |
| #define MEM_MAPPED_ADDR CS4_BASE |
| #define MEM_MAPPED_LEN 0x80 |
| |
| /* other register definitions come from include/asm/arch/pxa-regs.h */ |
| |
| #endif |
| /* PXA270 specific part -- end */ |
| |
| /******************************************************************************* |
| * D A T A T Y P E S |
| ******************************************************************************** |
| */ |
| |
| /******************************************************************************* |
| * P U B L I C D A T A |
| ******************************************************************************** |
| */ |
| |
| /******************************************************************************* |
| * P R I V A T E D A T A |
| ******************************************************************************** |
| */ |
| |
| /******************************************************************************* |
| * M A C R O S |
| ******************************************************************************** |
| */ |
| #define set_GPIO_mode pxa_gpio_mode |
| |
| #ifndef SA_SHIRQ |
| #define SA_SHIRQ 0x04000000 |
| #endif |
| |
| #ifndef GPIO_OUT |
| #define GPIO_OUT 0x080 |
| #endif |
| |
| #ifndef GPIO80_nCS_4_MD |
| #ifndef GPIO_ALT_FN_2_OUT |
| #define GPIO_ALT_FN_2_OUT 0x280 |
| #endif |
| |
| #define GPIO80_nCS_4_MD (80 | GPIO_ALT_FN_2_OUT) |
| #endif |
| |
| #ifndef MSC2 |
| #define MSC2 __REG(0x48000010) /* Static Memory Control Register 2 */ |
| #endif |
| |
| /******************************************************************************* |
| * F U N C T I O N D E C L A R A T I O N S |
| ******************************************************************************** |
| */ |
| |
| #endif /* _COLIBRI_H */ |