| /* |
| * Copyright 2014 Advanced Micro Devices, Inc. |
| * |
| * Permission is hereby granted, free of charge, to any person obtaining a |
| * copy of this software and associated documentation files (the "Software"), |
| * to deal in the Software without restriction, including without limitation |
| * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| * and/or sell copies of the Software, and to permit persons to whom the |
| * Software is furnished to do so, subject to the following conditions: |
| * |
| * The above copyright notice and this permission notice shall be included in |
| * all copies or substantial portions of the Software. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| * OTHER DEALINGS IN THE SOFTWARE. |
| * |
| */ |
| |
| #ifdef HAVE_CONFIG_H |
| #include "config.h" |
| #endif |
| |
| #include <stdio.h> |
| |
| #include "CUnit/Basic.h" |
| |
| #include "util_math.h" |
| |
| #include "amdgpu_test.h" |
| #include "decode_messages.h" |
| #include "amdgpu_drm.h" |
| #include "amdgpu_internal.h" |
| |
| #define IB_SIZE 4096 |
| #define MAX_RESOURCES 16 |
| |
| static amdgpu_device_handle device_handle; |
| static uint32_t major_version; |
| static uint32_t minor_version; |
| static uint32_t family_id; |
| static uint32_t chip_rev; |
| static uint32_t chip_id; |
| |
| static amdgpu_context_handle context_handle; |
| static amdgpu_bo_handle ib_handle; |
| static uint64_t ib_mc_address; |
| static uint32_t *ib_cpu; |
| static amdgpu_va_handle ib_va_handle; |
| |
| static amdgpu_bo_handle resources[MAX_RESOURCES]; |
| static unsigned num_resources; |
| |
| static void amdgpu_cs_uvd_create(void); |
| static void amdgpu_cs_uvd_decode(void); |
| static void amdgpu_cs_uvd_destroy(void); |
| |
| CU_TestInfo cs_tests[] = { |
| { "UVD create", amdgpu_cs_uvd_create }, |
| { "UVD decode", amdgpu_cs_uvd_decode }, |
| { "UVD destroy", amdgpu_cs_uvd_destroy }, |
| CU_TEST_INFO_NULL, |
| }; |
| |
| int suite_cs_tests_init(void) |
| { |
| amdgpu_bo_handle ib_result_handle; |
| void *ib_result_cpu; |
| uint64_t ib_result_mc_address; |
| amdgpu_va_handle ib_result_va_handle; |
| int r; |
| |
| r = amdgpu_device_initialize(drm_amdgpu[0], &major_version, |
| &minor_version, &device_handle); |
| if (r) { |
| if ((r == -EACCES) && (errno == EACCES)) |
| printf("\n\nError:%s. " |
| "Hint:Try to run this test program as root.", |
| strerror(errno)); |
| |
| return CUE_SINIT_FAILED; |
| } |
| |
| family_id = device_handle->info.family_id; |
| /* VI asic POLARIS10/11 have specific external_rev_id */ |
| chip_rev = device_handle->info.chip_rev; |
| chip_id = device_handle->info.chip_external_rev; |
| |
| if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI) { |
| printf("\n\nThe ASIC NOT support UVD, all sub-tests will pass\n"); |
| return CUE_SUCCESS; |
| } |
| |
| r = amdgpu_cs_ctx_create(device_handle, &context_handle); |
| if (r) |
| return CUE_SINIT_FAILED; |
| |
| r = amdgpu_bo_alloc_and_map(device_handle, IB_SIZE, 4096, |
| AMDGPU_GEM_DOMAIN_GTT, 0, |
| &ib_result_handle, &ib_result_cpu, |
| &ib_result_mc_address, |
| &ib_result_va_handle); |
| if (r) |
| return CUE_SINIT_FAILED; |
| |
| ib_handle = ib_result_handle; |
| ib_mc_address = ib_result_mc_address; |
| ib_cpu = ib_result_cpu; |
| ib_va_handle = ib_result_va_handle; |
| |
| return CUE_SUCCESS; |
| } |
| |
| int suite_cs_tests_clean(void) |
| { |
| int r; |
| |
| if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI) { |
| r = amdgpu_device_deinitialize(device_handle); |
| if (r) |
| return CUE_SCLEAN_FAILED; |
| } else { |
| r = amdgpu_bo_unmap_and_free(ib_handle, ib_va_handle, |
| ib_mc_address, IB_SIZE); |
| if (r) |
| return CUE_SCLEAN_FAILED; |
| |
| r = amdgpu_cs_ctx_free(context_handle); |
| if (r) |
| return CUE_SCLEAN_FAILED; |
| |
| r = amdgpu_device_deinitialize(device_handle); |
| if (r) |
| return CUE_SCLEAN_FAILED; |
| } |
| |
| return CUE_SUCCESS; |
| } |
| |
| static int submit(unsigned ndw, unsigned ip) |
| { |
| struct amdgpu_cs_request ibs_request = {0}; |
| struct amdgpu_cs_ib_info ib_info = {0}; |
| struct amdgpu_cs_fence fence_status = {0}; |
| uint32_t expired; |
| int r; |
| |
| ib_info.ib_mc_address = ib_mc_address; |
| ib_info.size = ndw; |
| |
| ibs_request.ip_type = ip; |
| |
| r = amdgpu_bo_list_create(device_handle, num_resources, resources, |
| NULL, &ibs_request.resources); |
| if (r) |
| return r; |
| |
| ibs_request.number_of_ibs = 1; |
| ibs_request.ibs = &ib_info; |
| ibs_request.fence_info.handle = NULL; |
| |
| r = amdgpu_cs_submit(context_handle, 0, &ibs_request, 1); |
| if (r) |
| return r; |
| |
| r = amdgpu_bo_list_destroy(ibs_request.resources); |
| if (r) |
| return r; |
| |
| fence_status.context = context_handle; |
| fence_status.ip_type = ip; |
| fence_status.fence = ibs_request.seq_no; |
| |
| r = amdgpu_cs_query_fence_status(&fence_status, |
| AMDGPU_TIMEOUT_INFINITE, |
| 0, &expired); |
| if (r) |
| return r; |
| |
| return 0; |
| } |
| |
| static void uvd_cmd(uint64_t addr, unsigned cmd, int *idx) |
| { |
| ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC4 : 0x81C4; |
| ib_cpu[(*idx)++] = addr; |
| ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC5 : 0x81C5; |
| ib_cpu[(*idx)++] = addr >> 32; |
| ib_cpu[(*idx)++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC3 : 0x81C3; |
| ib_cpu[(*idx)++] = cmd << 1; |
| } |
| |
| static void amdgpu_cs_uvd_create(void) |
| { |
| struct amdgpu_bo_alloc_request req = {0}; |
| amdgpu_bo_handle buf_handle; |
| uint64_t va = 0; |
| amdgpu_va_handle va_handle; |
| void *msg; |
| int i, r; |
| |
| if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI) |
| return; |
| |
| req.alloc_size = 4*1024; |
| req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; |
| |
| r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_alloc(device_handle, |
| amdgpu_gpu_va_range_general, |
| 4096, 1, 0, &va, |
| &va_handle, 0); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, 4096, va, 0, AMDGPU_VA_OP_MAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_cpu_map(buf_handle, &msg); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| memcpy(msg, uvd_create_msg, sizeof(uvd_create_msg)); |
| |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| ((uint8_t*)msg)[0x10] = 7; |
| /* chip beyond polaris 10/11 */ |
| if ((family_id == AMDGPU_FAMILY_AI) || |
| (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || |
| chip_id == chip_rev+0x64)) { |
| /* dpb size */ |
| ((uint8_t*)msg)[0x28] = 0x00; |
| ((uint8_t*)msg)[0x29] = 0x94; |
| ((uint8_t*)msg)[0x2A] = 0x6B; |
| ((uint8_t*)msg)[0x2B] = 0x00; |
| } |
| } |
| |
| r = amdgpu_bo_cpu_unmap(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| num_resources = 0; |
| resources[num_resources++] = buf_handle; |
| resources[num_resources++] = ib_handle; |
| |
| i = 0; |
| uvd_cmd(va, 0x0, &i); |
| for (; i % 16; ++i) |
| ib_cpu[i] = 0x80000000; |
| |
| r = submit(i, AMDGPU_HW_IP_UVD); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, 4096, va, 0, AMDGPU_VA_OP_UNMAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_free(va_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_free(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| } |
| |
| static void amdgpu_cs_uvd_decode(void) |
| { |
| const unsigned dpb_size = 15923584, ctx_size = 5287680, dt_size = 737280; |
| uint64_t msg_addr, fb_addr, bs_addr, dpb_addr, ctx_addr, dt_addr, it_addr; |
| struct amdgpu_bo_alloc_request req = {0}; |
| amdgpu_bo_handle buf_handle; |
| amdgpu_va_handle va_handle; |
| uint64_t va = 0; |
| uint64_t sum; |
| uint8_t *ptr; |
| int i, r; |
| |
| if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI) |
| return; |
| |
| req.alloc_size = 4*1024; /* msg */ |
| req.alloc_size += 4*1024; /* fb */ |
| if (family_id >= AMDGPU_FAMILY_VI) |
| req.alloc_size += 4096; /*it_scaling_table*/ |
| req.alloc_size += ALIGN(sizeof(uvd_bitstream), 4*1024); |
| req.alloc_size += ALIGN(dpb_size, 4*1024); |
| req.alloc_size += ALIGN(dt_size, 4*1024); |
| |
| req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; |
| |
| r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_alloc(device_handle, |
| amdgpu_gpu_va_range_general, |
| req.alloc_size, 1, 0, &va, |
| &va_handle, 0); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, |
| AMDGPU_VA_OP_MAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_cpu_map(buf_handle, (void **)&ptr); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| memcpy(ptr, uvd_decode_msg, sizeof(uvd_decode_msg)); |
| memcpy(ptr + sizeof(uvd_decode_msg), avc_decode_msg, sizeof(avc_decode_msg)); |
| |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| ptr[0x10] = 7; |
| ptr[0x98] = 0x00; |
| ptr[0x99] = 0x02; |
| /* chip beyond polaris10/11 */ |
| if ((family_id == AMDGPU_FAMILY_AI) || |
| (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || |
| chip_id == chip_rev+0x64)) { |
| /* dpb size */ |
| ptr[0x24] = 0x00; |
| ptr[0x25] = 0x94; |
| ptr[0x26] = 0x6B; |
| ptr[0x27] = 0x00; |
| /*ctx size */ |
| ptr[0x2C] = 0x00; |
| ptr[0x2D] = 0xAF; |
| ptr[0x2E] = 0x50; |
| ptr[0x2F] = 0x00; |
| } |
| } |
| |
| ptr += 4*1024; |
| memset(ptr, 0, 4*1024); |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| ptr += 4*1024; |
| memcpy(ptr, uvd_it_scaling_table, sizeof(uvd_it_scaling_table)); |
| } |
| |
| ptr += 4*1024; |
| memcpy(ptr, uvd_bitstream, sizeof(uvd_bitstream)); |
| |
| ptr += ALIGN(sizeof(uvd_bitstream), 4*1024); |
| memset(ptr, 0, dpb_size); |
| |
| ptr += ALIGN(dpb_size, 4*1024); |
| memset(ptr, 0, dt_size); |
| |
| num_resources = 0; |
| resources[num_resources++] = buf_handle; |
| resources[num_resources++] = ib_handle; |
| |
| msg_addr = va; |
| fb_addr = msg_addr + 4*1024; |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| it_addr = fb_addr + 4*1024; |
| bs_addr = it_addr + 4*1024; |
| } else |
| bs_addr = fb_addr + 4*1024; |
| dpb_addr = ALIGN(bs_addr + sizeof(uvd_bitstream), 4*1024); |
| |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| if ((family_id == AMDGPU_FAMILY_AI) || |
| (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || |
| chip_id == chip_rev+0x64)) { |
| ctx_addr = ALIGN(dpb_addr + 0x006B9400, 4*1024); |
| } |
| } |
| |
| dt_addr = ALIGN(dpb_addr + dpb_size, 4*1024); |
| |
| i = 0; |
| uvd_cmd(msg_addr, 0x0, &i); |
| uvd_cmd(dpb_addr, 0x1, &i); |
| uvd_cmd(dt_addr, 0x2, &i); |
| uvd_cmd(fb_addr, 0x3, &i); |
| uvd_cmd(bs_addr, 0x100, &i); |
| |
| if (family_id >= AMDGPU_FAMILY_VI) { |
| uvd_cmd(it_addr, 0x204, &i); |
| if ((family_id == AMDGPU_FAMILY_AI) || |
| (chip_id == chip_rev+0x50 || chip_id == chip_rev+0x5A || |
| chip_id == chip_rev+0x64)) |
| uvd_cmd(ctx_addr, 0x206, &i); |
| } |
| |
| ib_cpu[i++] = (family_id < AMDGPU_FAMILY_AI) ? 0x3BC6 : 0x81C6; |
| ib_cpu[i++] = 0x1; |
| for (; i % 16; ++i) |
| ib_cpu[i] = 0x80000000; |
| |
| r = submit(i, AMDGPU_HW_IP_UVD); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| /* TODO: use a real CRC32 */ |
| for (i = 0, sum = 0; i < dt_size; ++i) |
| sum += ptr[i]; |
| CU_ASSERT_EQUAL(sum, SUM_DECODE); |
| |
| r = amdgpu_bo_cpu_unmap(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, AMDGPU_VA_OP_UNMAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_free(va_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_free(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| } |
| |
| static void amdgpu_cs_uvd_destroy(void) |
| { |
| struct amdgpu_bo_alloc_request req = {0}; |
| amdgpu_bo_handle buf_handle; |
| amdgpu_va_handle va_handle; |
| uint64_t va = 0; |
| void *msg; |
| int i, r; |
| |
| if (family_id >= AMDGPU_FAMILY_RV || family_id == AMDGPU_FAMILY_SI) |
| return; |
| |
| req.alloc_size = 4*1024; |
| req.preferred_heap = AMDGPU_GEM_DOMAIN_GTT; |
| |
| r = amdgpu_bo_alloc(device_handle, &req, &buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_alloc(device_handle, |
| amdgpu_gpu_va_range_general, |
| req.alloc_size, 1, 0, &va, |
| &va_handle, 0); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, |
| AMDGPU_VA_OP_MAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_cpu_map(buf_handle, &msg); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| memcpy(msg, uvd_destroy_msg, sizeof(uvd_destroy_msg)); |
| if (family_id >= AMDGPU_FAMILY_VI) |
| ((uint8_t*)msg)[0x10] = 7; |
| |
| r = amdgpu_bo_cpu_unmap(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| num_resources = 0; |
| resources[num_resources++] = buf_handle; |
| resources[num_resources++] = ib_handle; |
| |
| i = 0; |
| uvd_cmd(va, 0x0, &i); |
| for (; i % 16; ++i) |
| ib_cpu[i] = 0x80000000; |
| |
| r = submit(i, AMDGPU_HW_IP_UVD); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_va_op(buf_handle, 0, req.alloc_size, va, 0, AMDGPU_VA_OP_UNMAP); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_va_range_free(va_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| |
| r = amdgpu_bo_free(buf_handle); |
| CU_ASSERT_EQUAL(r, 0); |
| } |