| /* |
| * Copyright (c) 2013 The Linux Foundation. All rights reserved. |
| * |
| * Previously licensed under the ISC license by Qualcomm Atheros, Inc. |
| * |
| * |
| * Permission to use, copy, modify, and/or distribute this software for |
| * any purpose with or without fee is hereby granted, provided that the |
| * above copyright notice and this permission notice appear in all |
| * copies. |
| * |
| * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL |
| * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED |
| * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE |
| * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL |
| * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR |
| * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER |
| * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR |
| * PERFORMANCE OF THIS SOFTWARE. |
| */ |
| |
| /* |
| * This file was originally distributed by Qualcomm Atheros, Inc. |
| * under proprietary terms before Copyright ownership was assigned |
| * to the Linux Foundation. |
| */ |
| |
| #ifndef _EFUSE_REG_REG_H_ |
| #define _EFUSE_REG_REG_H_ |
| |
| #define EFUSE_WR_ENABLE_REG_ADDRESS 0x00000000 |
| #define EFUSE_WR_ENABLE_REG_OFFSET 0x00000000 |
| #define EFUSE_WR_ENABLE_REG_V_MSB 0 |
| #define EFUSE_WR_ENABLE_REG_V_LSB 0 |
| #define EFUSE_WR_ENABLE_REG_V_MASK 0x00000001 |
| #define EFUSE_WR_ENABLE_REG_V_GET(x) (((x) & EFUSE_WR_ENABLE_REG_V_MASK) >> EFUSE_WR_ENABLE_REG_V_LSB) |
| #define EFUSE_WR_ENABLE_REG_V_SET(x) (((x) << EFUSE_WR_ENABLE_REG_V_LSB) & EFUSE_WR_ENABLE_REG_V_MASK) |
| |
| #define EFUSE_INT_ENABLE_REG_ADDRESS 0x00000004 |
| #define EFUSE_INT_ENABLE_REG_OFFSET 0x00000004 |
| #define EFUSE_INT_ENABLE_REG_V_MSB 0 |
| #define EFUSE_INT_ENABLE_REG_V_LSB 0 |
| #define EFUSE_INT_ENABLE_REG_V_MASK 0x00000001 |
| #define EFUSE_INT_ENABLE_REG_V_GET(x) (((x) & EFUSE_INT_ENABLE_REG_V_MASK) >> EFUSE_INT_ENABLE_REG_V_LSB) |
| #define EFUSE_INT_ENABLE_REG_V_SET(x) (((x) << EFUSE_INT_ENABLE_REG_V_LSB) & EFUSE_INT_ENABLE_REG_V_MASK) |
| |
| #define EFUSE_INT_STATUS_REG_ADDRESS 0x00000008 |
| #define EFUSE_INT_STATUS_REG_OFFSET 0x00000008 |
| #define EFUSE_INT_STATUS_REG_V_MSB 0 |
| #define EFUSE_INT_STATUS_REG_V_LSB 0 |
| #define EFUSE_INT_STATUS_REG_V_MASK 0x00000001 |
| #define EFUSE_INT_STATUS_REG_V_GET(x) (((x) & EFUSE_INT_STATUS_REG_V_MASK) >> EFUSE_INT_STATUS_REG_V_LSB) |
| #define EFUSE_INT_STATUS_REG_V_SET(x) (((x) << EFUSE_INT_STATUS_REG_V_LSB) & EFUSE_INT_STATUS_REG_V_MASK) |
| |
| #define BITMASK_WR_REG_ADDRESS 0x0000000c |
| #define BITMASK_WR_REG_OFFSET 0x0000000c |
| #define BITMASK_WR_REG_V_MSB 31 |
| #define BITMASK_WR_REG_V_LSB 0 |
| #define BITMASK_WR_REG_V_MASK 0xffffffff |
| #define BITMASK_WR_REG_V_GET(x) (((x) & BITMASK_WR_REG_V_MASK) >> BITMASK_WR_REG_V_LSB) |
| #define BITMASK_WR_REG_V_SET(x) (((x) << BITMASK_WR_REG_V_LSB) & BITMASK_WR_REG_V_MASK) |
| |
| #define VDDQ_SETTLE_TIME_REG_ADDRESS 0x00000010 |
| #define VDDQ_SETTLE_TIME_REG_OFFSET 0x00000010 |
| #define VDDQ_SETTLE_TIME_REG_V_MSB 31 |
| #define VDDQ_SETTLE_TIME_REG_V_LSB 0 |
| #define VDDQ_SETTLE_TIME_REG_V_MASK 0xffffffff |
| #define VDDQ_SETTLE_TIME_REG_V_GET(x) (((x) & VDDQ_SETTLE_TIME_REG_V_MASK) >> VDDQ_SETTLE_TIME_REG_V_LSB) |
| #define VDDQ_SETTLE_TIME_REG_V_SET(x) (((x) << VDDQ_SETTLE_TIME_REG_V_LSB) & VDDQ_SETTLE_TIME_REG_V_MASK) |
| |
| #define VDDQ_HOLD_TIME_REG_ADDRESS 0x00000014 |
| #define VDDQ_HOLD_TIME_REG_OFFSET 0x00000014 |
| #define VDDQ_HOLD_TIME_REG_V_MSB 31 |
| #define VDDQ_HOLD_TIME_REG_V_LSB 0 |
| #define VDDQ_HOLD_TIME_REG_V_MASK 0xffffffff |
| #define VDDQ_HOLD_TIME_REG_V_GET(x) (((x) & VDDQ_HOLD_TIME_REG_V_MASK) >> VDDQ_HOLD_TIME_REG_V_LSB) |
| #define VDDQ_HOLD_TIME_REG_V_SET(x) (((x) << VDDQ_HOLD_TIME_REG_V_LSB) & VDDQ_HOLD_TIME_REG_V_MASK) |
| |
| #define RD_STROBE_PW_REG_ADDRESS 0x00000018 |
| #define RD_STROBE_PW_REG_OFFSET 0x00000018 |
| #define RD_STROBE_PW_REG_V_MSB 31 |
| #define RD_STROBE_PW_REG_V_LSB 0 |
| #define RD_STROBE_PW_REG_V_MASK 0xffffffff |
| #define RD_STROBE_PW_REG_V_GET(x) (((x) & RD_STROBE_PW_REG_V_MASK) >> RD_STROBE_PW_REG_V_LSB) |
| #define RD_STROBE_PW_REG_V_SET(x) (((x) << RD_STROBE_PW_REG_V_LSB) & RD_STROBE_PW_REG_V_MASK) |
| |
| #define PG_STROBE_PW_REG_ADDRESS 0x0000001c |
| #define PG_STROBE_PW_REG_OFFSET 0x0000001c |
| #define PG_STROBE_PW_REG_V_MSB 31 |
| #define PG_STROBE_PW_REG_V_LSB 0 |
| #define PG_STROBE_PW_REG_V_MASK 0xffffffff |
| #define PG_STROBE_PW_REG_V_GET(x) (((x) & PG_STROBE_PW_REG_V_MASK) >> PG_STROBE_PW_REG_V_LSB) |
| #define PG_STROBE_PW_REG_V_SET(x) (((x) << PG_STROBE_PW_REG_V_LSB) & PG_STROBE_PW_REG_V_MASK) |
| |
| #define PGENB_SETUP_HOLD_TIME_REG_ADDRESS 0x00000020 |
| #define PGENB_SETUP_HOLD_TIME_REG_OFFSET 0x00000020 |
| #define PGENB_SETUP_HOLD_TIME_REG_V_MSB 31 |
| #define PGENB_SETUP_HOLD_TIME_REG_V_LSB 0 |
| #define PGENB_SETUP_HOLD_TIME_REG_V_MASK 0xffffffff |
| #define PGENB_SETUP_HOLD_TIME_REG_V_GET(x) (((x) & PGENB_SETUP_HOLD_TIME_REG_V_MASK) >> PGENB_SETUP_HOLD_TIME_REG_V_LSB) |
| #define PGENB_SETUP_HOLD_TIME_REG_V_SET(x) (((x) << PGENB_SETUP_HOLD_TIME_REG_V_LSB) & PGENB_SETUP_HOLD_TIME_REG_V_MASK) |
| |
| #define STROBE_PULSE_INTERVAL_REG_ADDRESS 0x00000024 |
| #define STROBE_PULSE_INTERVAL_REG_OFFSET 0x00000024 |
| #define STROBE_PULSE_INTERVAL_REG_V_MSB 31 |
| #define STROBE_PULSE_INTERVAL_REG_V_LSB 0 |
| #define STROBE_PULSE_INTERVAL_REG_V_MASK 0xffffffff |
| #define STROBE_PULSE_INTERVAL_REG_V_GET(x) (((x) & STROBE_PULSE_INTERVAL_REG_V_MASK) >> STROBE_PULSE_INTERVAL_REG_V_LSB) |
| #define STROBE_PULSE_INTERVAL_REG_V_SET(x) (((x) << STROBE_PULSE_INTERVAL_REG_V_LSB) & STROBE_PULSE_INTERVAL_REG_V_MASK) |
| |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_ADDRESS 0x00000028 |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_OFFSET 0x00000028 |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_V_MSB 31 |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_V_LSB 0 |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_V_MASK 0xffffffff |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_V_GET(x) (((x) & CSB_ADDR_LOAD_SETUP_HOLD_REG_V_MASK) >> CSB_ADDR_LOAD_SETUP_HOLD_REG_V_LSB) |
| #define CSB_ADDR_LOAD_SETUP_HOLD_REG_V_SET(x) (((x) << CSB_ADDR_LOAD_SETUP_HOLD_REG_V_LSB) & CSB_ADDR_LOAD_SETUP_HOLD_REG_V_MASK) |
| |
| #define EFUSE_INTF0_ADDRESS 0x00000800 |
| #define EFUSE_INTF0_OFFSET 0x00000800 |
| #define EFUSE_INTF0_R_MSB 31 |
| #define EFUSE_INTF0_R_LSB 0 |
| #define EFUSE_INTF0_R_MASK 0xffffffff |
| #define EFUSE_INTF0_R_GET(x) (((x) & EFUSE_INTF0_R_MASK) >> EFUSE_INTF0_R_LSB) |
| #define EFUSE_INTF0_R_SET(x) (((x) << EFUSE_INTF0_R_LSB) & EFUSE_INTF0_R_MASK) |
| |
| #define EFUSE_INTF1_ADDRESS 0x00001000 |
| #define EFUSE_INTF1_OFFSET 0x00001000 |
| #define EFUSE_INTF1_R_MSB 31 |
| #define EFUSE_INTF1_R_LSB 0 |
| #define EFUSE_INTF1_R_MASK 0xffffffff |
| #define EFUSE_INTF1_R_GET(x) (((x) & EFUSE_INTF1_R_MASK) >> EFUSE_INTF1_R_LSB) |
| #define EFUSE_INTF1_R_SET(x) (((x) << EFUSE_INTF1_R_LSB) & EFUSE_INTF1_R_MASK) |
| |
| #ifndef __ASSEMBLER__ |
| typedef struct efuse_reg_reg_s { |
| volatile unsigned int efuse_wr_enable_reg; |
| volatile unsigned int efuse_int_enable_reg; |
| volatile unsigned int efuse_int_status_reg; |
| volatile unsigned int bitmask_wr_reg; |
| volatile unsigned int vddq_settle_time_reg; |
| volatile unsigned int vddq_hold_time_reg; |
| volatile unsigned int rd_strobe_pw_reg; |
| volatile unsigned int pg_strobe_pw_reg; |
| volatile unsigned int pgenb_setup_hold_time_reg; |
| volatile unsigned int strobe_pulse_interval_reg; |
| volatile unsigned int csb_addr_load_setup_hold_reg; |
| unsigned char pad0[2004]; /* pad to 0x800 */ |
| volatile unsigned int efuse_intf0[512]; |
| volatile unsigned int efuse_intf1[512]; |
| } efuse_reg_reg_t; |
| #endif /* __ASSEMBLER__ */ |
| |
| #endif /* _EFUSE_REG_H_ */ |