| # |
| # Copyright (c) 2015-2017, ARM Limited and Contributors. All rights reserved. |
| # |
| # SPDX-License-Identifier: BSD-3-Clause |
| # |
| |
| # platform configs |
| ENABLE_AFI_DEVICE := 1 |
| $(eval $(call add_define,ENABLE_AFI_DEVICE)) |
| |
| ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS := 1 |
| $(eval $(call add_define,ENABLE_ROC_FOR_ORDERING_CLIENT_REQUESTS)) |
| |
| RELOCATE_TO_BL31_BASE := 1 |
| $(eval $(call add_define,RELOCATE_TO_BL31_BASE)) |
| |
| ENABLE_CHIP_VERIFICATION_HARNESS := 0 |
| $(eval $(call add_define,ENABLE_CHIP_VERIFICATION_HARNESS)) |
| |
| ENABLE_SMMU_DEVICE := 1 |
| $(eval $(call add_define,ENABLE_SMMU_DEVICE)) |
| |
| NUM_SMMU_DEVICES := 1 |
| $(eval $(call add_define,NUM_SMMU_DEVICES)) |
| |
| RESET_TO_BL31 := 1 |
| |
| PROGRAMMABLE_RESET_ADDRESS := 1 |
| |
| COLD_BOOT_SINGLE_CPU := 1 |
| |
| # platform settings |
| TZDRAM_BASE := 0x30000000 |
| $(eval $(call add_define,TZDRAM_BASE)) |
| |
| PLATFORM_CLUSTER_COUNT := 2 |
| $(eval $(call add_define,PLATFORM_CLUSTER_COUNT)) |
| |
| PLATFORM_MAX_CPUS_PER_CLUSTER := 4 |
| $(eval $(call add_define,PLATFORM_MAX_CPUS_PER_CLUSTER)) |
| |
| MAX_XLAT_TABLES := 24 |
| $(eval $(call add_define,MAX_XLAT_TABLES)) |
| |
| MAX_MMAP_REGIONS := 24 |
| $(eval $(call add_define,MAX_MMAP_REGIONS)) |
| |
| # platform files |
| PLAT_INCLUDES += -I${SOC_DIR}/drivers/include |
| |
| BL31_SOURCES += lib/cpus/aarch64/denver.S \ |
| lib/cpus/aarch64/cortex_a57.S \ |
| ${COMMON_DIR}/drivers/memctrl/memctrl_v2.c \ |
| ${COMMON_DIR}/drivers/smmu/smmu.c \ |
| ${SOC_DIR}/drivers/mce/mce.c \ |
| ${SOC_DIR}/drivers/mce/ari.c \ |
| ${SOC_DIR}/drivers/mce/nvg.c \ |
| ${SOC_DIR}/drivers/mce/aarch64/nvg_helpers.S \ |
| ${SOC_DIR}/plat_memctrl.c \ |
| ${SOC_DIR}/plat_psci_handlers.c \ |
| ${SOC_DIR}/plat_setup.c \ |
| ${SOC_DIR}/plat_secondary.c \ |
| ${SOC_DIR}/plat_sip_calls.c \ |
| ${SOC_DIR}/plat_smmu.c \ |
| ${SOC_DIR}/plat_trampoline.S |
| |